November 21, 2006 # Notice – PMC Product Support Scope for Specified HDMP Part Numbers ## **Distribution:** This notice has been added to the front of the datasheets for the "Devices Affected" listed below. # **Description:** PMC-Sierra has acquired the Fibre Channel/Storage and Gigabit Ethernet Port Bypass Controllers and SERDES/PHY products of Agilent/Avago Technologies. This notice is to inform customers that PMC-Sierra is supporting these devices for existing production designs only. PMC-Sierra will only provide support for the migration of an existing design from a Pb package to a Pb-free package. The devices are not intended for new designs and PMC-Sierra will not provide support for new designs. # **Devices Affected:** | Device | Data Sheet | Device | Data Sheet | Device | Data Sheet | |------------|--------------|---------------|-------------|---------------|-------------| | HDMP-0421G | PMC-2060481* | HDMP-1022G | PMC-2060487 | HDMP-1638G | PMC-2060490 | | HDMP-0422G | PMC-2060482* | HDMP-1024G | PMC-2060487 | HDMP-1646AG | PMC-2060491 | | HDMP-0450G | PMC-2060483 | HDMP-1032AG | PMC-2060488 | HDMP-1646AGR1 | PMC-2060491 | | HDMP-0451G | PMC-2060484 | HDMP-1034AG | PMC-2060488 | HDMP-1687G | PMC-2060493 | | HDMP-0452G | PMC-2060485* | HDMP-1536AG | PMC-2060489 | HDMP-T1636AG | PMC-2060491 | | HDMP-0480G | PMC-2062505* | HDMP-1636AG | PMC-2060491 | | | | HDMP-0482G | PMC-2060486 | HDMP-1636AGR1 | PMC-2060491 | | | <sup>\*</sup> Note – These data sheets have part numbers that reference Pb packaging. All part numbers listed above are for Pb-free packaging. ### **Customer Response** This notice is for customer information only and no customer response is required. If you have any questions or concerns please contact your local PMC-Sierra Sales Representative listed at this link <a href="http://www.pmc-sierra.com/contactSales/">http://www.pmc-sierra.com/contactSales/</a> # PMC-Sierra Port Bypass Circuits for Fibre Channel Arbitrated Loop Standard and Its Extensions Data Sheet #### HDMP-0451G Quad PBC & CDR #### Description The HDMP-0451G is a Quad Port Bypass Circuit (PBC). Four Fibre Channel PBCs are combined into a daisy chain in a single integrated circuit. In addition, a single clock and data recovery (CDR) circuit is provided. This configuration will minimize part count, cost, jitter accumulation, and will repeat incoming signals without an additional CDR IC. Port Bypass Circuits are used to provide loops that are continuously on in hard disk arrays constructed in Fibre Channel Arbitrated Loop (FC-AL) configurations. Hard disks may be pulled out or swapped while other disks in the array are available to the system. A Port Bypass Circuit is a 2:1 Multiplexer array with two modes of operation: DISK IN LOOP and DISK BYPASSED. In DISK IN LOOP mode, the loop goes into and out of the disk drive. Data go from the HDMP-0451G's TO\_NODE[n]± differential output pins to the Disk Drive Transceiver IC (for example, an HDMP-15X6) Rx± differential input pins. Data from Disk Drive Transceiver IC Tx± differential output pins go to HDMP-0451G's FM\_NODE[n]± differential input pins. Figures 4 and 5 show connection diagrams for disk drive array applications. In DISK BYPASSED mode, the disk drive is either absent or nonfunctional and the loop bypasses the hard disk. DISK IN LOOP mode is enabled with a HIGH on the BYPASS[n]- pin and DISK BYPASSED mode is enabled with a LOW on the same pin. Multiple HDMP-0451Gs may be cascaded or connected to other members of the HDMP-04XXG #### Features - Supports ANSI X3T11 1.0625 Gbps FC-AL loop configuration - Supports 802.3z 1.25 Gbps Gigabit Ethernet (GE) rates - Quad PBCs in a single package - Clock and Data Recovery (CDR) at entry, or at exit, or after any cell - CDR location determined by wiring configuration of pins on PCB (patent pending) - Envelope detect on cable input (SD) for CDR at entry case - · Equalizers on all inputs - High speed PECL I/Os referenced to Vcc - Buffered Line Logic (BLL) outputs remove need for external resistors - 0.7 W typical power at V<sub>CC</sub> = 3.3 V - 5 V tolerant LVTTL I/O - 44 pin, 10 mm, low cost plastic QFP #### **Applications** - · RAID, JBOD cabinets - 1=> 1-4 serial buffer with or without CDR family through the FM\_LOOP and TO\_LOOP pins to create loops for arrays of disk drives greater than 4. See Table 2 to identify which of the 5 cells (0:4) will provide FM\_LOOP, TO\_LOOP pins (cell connected to cable). Combinations of Quad PBCs can be utilized to accommodate any number of hard disks. The unused cells in a quad may be bypassed with pulldown resistors on the BYPASS[n]– pins for these cells. An HDMP-0451G can be wired as a single or double mux cell with a CDR. It may also be used as a single or double mux cell without a CDR. All TO\_NODE outputs of HDMP-0451G are of equal strength. Therefore, this part may be used as a 1=>1-4 buffer. The design of HDMP-0451G allows for placement of CDR at any location with respect to hard disk slots. For example, if BYPASS[0]– pin is tied to $V_{\rm CC}$ and hard disk slots A to D are connected to PBC cells 1 to 4 in the same order, CDR function will be performed at entry to the HDMP-0451G (Figure 4). To achieve a CDR function at exit from the HDMP-0451G, BYPASS[1]– must be tied to $V_{\rm CC}$ and hard disk slots A to D must be connected to PBC cells 2,3,4,0 in that order (Figure 5). Table 2 shows all possible connections. In case of CDR at entry, a Signal Detect (SD) pin shows the status of the signal at the incoming cable. The recommended method of setting the BYPASS[i]– pins HIGH is to drive them with a high-impedance signal. Internal pull-up resistors will force the BYPASS[i]– pins to $V_{\rm CC}$ . Figure 1. Block diagram of HDMP-0451G. Figure 2. Timing waveforms. Table 1. Truth Table for CDR at Entry Configuration FM\_LOOP = FM\_NODE[0], TO\_LOOP = TO\_NODE[0], BYPASS[0]— = 1 | TO_LOOP | TO_NODE[4] | TO_NODE[3] | TO_NODE[2] | TO_NODE[1] | BYPASS[4]- | BYPASS[3]- | BYPASS[2]- | BYPASS[1]- | |------------|------------|------------|------------|------------|------------|------------|------------|------------| | FM_LOOP | FM_LOOP | FM_LOOP | FM_LOOP | FM_LOOP | 0 | 0 | 0 | 0 | | FM_NODE[1] | FM_NODE[1] | FM_NODE[1] | FM_NODE[1] | FM_LOOP | 0 | 0 | 0 | 1 | | FM_NODE[2] | FM_NODE[2] | FM_NODE[2] | FM_LOOP | FM_LOOP | 0 | 0 | 1 ,/\ | 0 | | FM_NODE[2] | FM_NODE[2] | FM_NODE[2] | FM_NODE[1] | FM_LOOP | 0 | 0 | 1 | 1 | | FM_NODE[3] | FM_NODE[3] | FM_LOOP | FM_LOOP | FM_LOOP | 0 | 1 | 0 | 0 | | FM_NODE[3] | FM_NODE[3] | FM_NODE[1] | FM_NODE[1] | FM_LOOP | 0 | 1 | 0 | 1 | | FM_NODE[3] | FM_NODE[3] | FM_NODE[2] | FM_LOOP | FM_LOOP | 0 | 1 | 1 | 0 | | FM_NODE[3] | FM_NODE[3] | FM_NODE[2] | FM_NODE[1] | FM_LOOP | 0 | 1 | 1 | 1 | | FM_NODE[4] | FM_L00P | FM_L00P | FM_LOOP | FM_LOOP | 1 | 0 | 0 | 0 | | FM_NODE[4] | FM_NODE[1] | FM_NODE[1] | FM_NODE[1] | FM_LOOP | 1 | 0 | 0 | 1 | | FM_NODE[4] | FM_NODE[2] | FM_NODE[2] | FM_LOOP | FM_LOOP | 1 | 0 | 1 | 0 | | FM_NODE[4] | FM_NODE[2] | FM_NODE[2] | FM_NODE[1] | FM_LOOP | 1 | 0 | 1 | 1 | | FM_NODE[4] | FM_NODE[3] | FM_LOOP | FM_LOOP | FM_LOOP | 1 0 | 1 | 0 | 0 | | FM_NODE[4] | FM_NODE[3] | FM_NODE[1] | FM_NODE[1] | FM_LOOP | 1 1 | 1 | 0 | 1 | | FM_NODE[4] | FM_NODE[3] | FM_NODE[2] | FM_LOOP | FM_LOOP | 1 | 1 | 1 | 0 | | FM_NODE[4] | FM_NODE[3] | FM_NODE[2] | FM_NODE[1] | FM_LOOP | 1 33 | 1 | 1 | 1 | | • | | | | | | | | | Table 2. Pin Connection Diagram to Achieve Desired CDR Location (See Figures 4, 5) | Hard Disks | A B C D | ABCD | A B C D | ABCD | ABCD | |-------------------------|----------|----------|----------|----------|----------| | Connection to PBC Cells | 1 2 3 4 | 0 1 2 3 | 4 0 1 2 | 3 4 0 1 | 2 3 4 0 | | CDR Position (x) | xA B C D | Ax B C D | A Bx C D | A B Cx D | A B C Dx | | Cell Connected to Cable | 0 | 4 | 3 | 2 | 1 | Figure 3. HDMP-0451G package layout and marking, top view. xxxx-x = wafer lot - build number; Rz.zz = Die Revision; S = Supplier Code; YYWW = Date Code (YY = year, WW = Work Week); COUNTRY = country of manufacture (on back side). Table 3. Pinout | Table 3. Pinout | | | | |-----------------|----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | Pin | Pin Type | Pin Description | | TO_NODE[0]+ | 24 | 0-PECL | In CDR at entry configuration, this pin is the Serial Output (TO_LOOP+). In other configurations, this pin is wired to the hard disk. | | TO_NODE[0]- | 25 | 0-PECL | In CDR at entry configuration, this pin is the Serial Output (TO_LOOP—). In other configurations, this pin is wired to the hard disk. | | FM_NODE[4]+ | 28 | I-PECL | Input from Transceiver IC to Cell 4. | | FM_NODE[4]— | 27 | I-PECL | Input from Transceiver IC to Cell 4. | | FM_NODE[3]+ | 35 | I-PECL | Input from Transceiver IC to Cell 3. | | FM_NODE[3]— | 34 | I-PECL | Input from Transceiver IC to Cell 3. | | FM_NODE[2]+ | 41 | I-PECL | Input from Transceiver IC to Cell 2. | | FM_NODE[2]— | 40 | I-PECL | Input from Transceiver IC to Cell 2. | | FM_NODE[1]+ | 04 | I-PECL | Input from Transceiver IC to Cell 1. | | FM_NODE[1]- | 03 | I-PECL | Input from Transceiver IC to Cell 1. | | TO_NODE[4]+ | 31 | 0-PECL | Output to Transceiver IC from Cell 4. | | TO_NODE[4]- | 30 | 0-PECL | Output to Transceiver IC from Cell 4. | | TO_NODE[3]+ | 38 | 0-PECL | Output to Transceiver IC from Cell 3. | | TO_NODE[3]- | 37 | 0-PECL | Output to Transceiver IC from Cell 3. | | TO_NODE[2]+ | 44 | 0-PECL | Output to Transceiver IC from Cell 2. | | TO_NODE[2]- | 43 | 0-PECL | Output to Transceiver IC from Cell 2. | | TO_NODE[1]+ | 07 | 0-PECL | Output to Transceiver IC from Cell 1. | | TO_NODE[1]- | 06 | 0-PECL | Output to Transceiver IC from Cell 1. | | FM_NODE[0]+ | 10 | I-PECL | In CDR at entry configuration, this pin is the Serial Input (FM_LOOP+). In other configurations, this pin is wired to the hard disk. | | FM_NODE[0]- | 09 | I-PECL | In CDR at entry configuration, this pin is the Serial Input (FM_LOOP—). In other configurations, this pin is wired to the hard disk. | | BYPASS[4]- | 18 | I-LVTTL | Bypass pin for cell 4. In CDR between Dis k A and Disk B configuration (Table 2) float to HIGH else ground connect through a 1 k Ohm resistor. | | BYPASS[3]- | 17 | I-LVTTL | Bypass pin for cell 3. In CDR between Disk B and Disk C configuration (Table 2) float to HIGH else ground connect through a 1 k Ohm resistor. | | BYPASS[2]- | 16 | I-LVTTL | Bypass pin for cell 2. In CDR between Disk C and Disk D configuration (Table 2) float to HIGH else ground connect through a 1 k Ohm resistor. | | BYPASS[1]- | 15 | I-LVTTL | Bypass pin for cell 1. In CDR at exit configuration, float to HIGH else ground connect through a 1 k Ohm resistor. | | BYPASS[0]- | 14 | I-LVTTL | Bypass pin for cell 0. In CDR at entry configuration, float to HIGH else ground connect through a 1 k Ohm resistor. | | REFCLK | 13 | I-LVTTL | Reference Clock Input for Clock and Data Recovery (CDR) circuit. | | CDRCAP1 | 22 | C | PLL cap pin. Connected to pin 23 with a 0.1 microFarad capacitor. | | CDRCAP0 | 23 | C | PLL cap pin. Connected to pin 22 with a 0.1 microFarad capacitor. | | SD | 20 | 0-LVTTL | Signal Detect via envelope detect method. In CDR at entry case, detects signal on incoming | | | | | cable. Active High when signal is detected. | | | | | If $FM_NODE[0] \pm >= 200 \text{ mV peak-to-peak, SD} = 1.$<br>If $200 \text{ mV} >= FM_NODE[0] \pm >= 50 \text{ mV, SD} = unpredictable.}$ | | | | | If $50 \text{ mV} >= \text{FM}_{\text{NODE}}[0] \pm 7 = 30 \text{ mV}$ , $60 = \text{unpredictable}$ . | | GND | 9 | S | 1, 8, 11, 12, 19, 33, 39. Ground pins. | | VCCA | 32 | S | Analog Power Supply pin. | | VCCHS | 05 | S | Cell 1 High Speed Output Pins Power Supply. | | 9, | 42 | S | Cell 2 High Speed Output Pins Power Supply. | | | 36 | S | Cell 3 High Speed Output Pins Power Supply. | | | 29<br>26 | S | Cell 4 High Speed Output Pins Power Supply. | | VCC | 26 | S<br>S | Cell 0 High Speed Output Pins Power Supply. | | V 6 6 | | ა | 2, 21. Logic Power Supply pins. | Figure 4. Connection diagram. Case of CDR at first cell. Figure 5. Connection diagram. Case of CDR at last cell. #### HDMP-0451G Absolute Maximum Ratings $T_A$ = 25°C, except as specified. Operation in excess of any of these conditions may result in permanent damage to this device. | Symbol | Parameter | Units | Min. | Max. | |------------------------|----------------------|-------|------|-----------------| | V <sub>CC</sub> | Supply Voltage | V | -0.7 | 4.0 | | V <sub>IN, LVTTL</sub> | LVTTL Input Voltage | V | -0.7 | 4.0 | | V <sub>IN,HS_IN</sub> | HS_IN Input Voltage | V | 2.0 | V <sub>CC</sub> | | I <sub>O,LVTTL</sub> | LVTTL Output Current | mA | | ±13 | | $T_{stg}$ | Storage Temperature | °C | -65 | +150 | | $\overline{T_{j}}$ | Junction Temperature | °C | 0 | +125 | # HDMP-0451G Guaranteed Operating Rates $T_A = 0$ °C to +70°C, $V_{CC} = 3.15$ V to 3.45 V | Serial Clock Rate | | Serial Cloc | Serial Clock Rate | | | |-------------------|-------|-------------|-------------------|----|--| | FC | (MBd) | GE | (MBd) | | | | Min. | Max. | Min. | Max. | 0. | | | 1,040 | 1,080 | 1,240 | 1,260 | 7, | | # HDMP-0451G Clock and Data Recovery Circuit (CDR) Reference Clock Requirements $T_A = 0$ °C to +70°C, $V_{CC} = 3.15$ V to 3.45 V | Symbol | Parameter | Unit | Min. | Тур. | Max. | Min. | Тур. | Max. | |------------------|-----------------------|------|------|--------|------|------|--------|------| | f | Nominal Frequency | MHz | 2 | 106.25 | | | 125.00 | | | F <sub>tol</sub> | Frequency Tolerance | ppm | -100 | | +100 | -100 | | +100 | | Symm | Symmetry (Duty Cycle) | % | 40 | | 60 | 40 | | 60 | # HDMP-0451G DC Electrical Specifications $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 3.15 \text{ V}$ to 3.45 V | Symbol | Parameter | Unit | Min. | Тур. | Max. | |-----------------------|--------------------------------------------------------------------------------------|------|------|------|------| | V <sub>IH,LVTTL</sub> | LVTTL Input High Voltage Range | V | 2.0 | | 4.0 | | V <sub>IL,LVTTL</sub> | LVTTL Input Low Voltage Range | V | 0 | | 0.8 | | V <sub>OH,LVTTL</sub> | LVTTL Output High Voltage Range, $I_{OH} = -400 \mu A$ | V | 2.2 | | 3.45 | | V <sub>OL,LVTTL</sub> | LVTTL Output Low Voltage Level, I <sub>OL</sub> = 1 mA | V | 0 | | 0.6 | | I <sub>IH,LVTTL</sub> | Input High Current (Magnitude), $V_{IN} = 2.4 \text{ V}$ , $V_{CC} = 3.45 \text{ V}$ | μΑ | | .003 | 40 | | I <sub>IL,LVTTL</sub> | Input Low Current (Magnitude), $V_{IN} = 0.4 \text{ V}$ , $V_{CC} = 3.45 \text{ V}$ | μΑ | | 300 | 600 | | Icc | Total Supply Current, T <sub>A</sub> = 25°C | mA | | 210 | | # HDMP-0451G AC Electrical Specifications $T_A = 0$ °C to +70°C, $V_{CC} = 3.15$ V to 3.45 V | Symbol | Parameter | Unit | Min. | Тур. | Max. | |--------------------------|------------------------------------------------------------------------|------|------|------|------| | t <sub>delay1</sub> | Total Loop Latency from FM_NODE[0] to TO_NODE[0] | nsec | | 4.0 | | | t <sub>delay2</sub> | Per Cell Latency from FM_NODE[4] to TO_NODE[0] | nsec | | 2.0 | | | t <sub>r, LVTTLin</sub> | Input LVTTL Rise Time Requirement, 0.8 V to 2.0 V | nsec | | 2 | | | t <sub>f, LVTTLin</sub> | Input LVTTL Fall Time Requirement, 2.0 V to 0.8 V | nsec | 9 | 2 | | | t <sub>r, LVTTLout</sub> | Output LVTTL Rise Time Range, 0.8 V to 2.0 V, 10 pF Load | nsec | V. | 1.5 | 2.4 | | t <sub>f, LVTTLout</sub> | Output LVTTL Fall Time Range, 2.0 V to 0.8 V, 10 pF Load | nsec | ٨ | 2.0 | 3.5 | | t <sub>rs, HS_OUT</sub> | HS_OUT Single-Ended Rise Time | psec | 9. | 200 | 350 | | t <sub>fs, HS_OUT</sub> | HS_OUT Single-Ended Fall Time | psec | V | 200 | 350 | | t <sub>rd</sub> , HS_OUT | HS_OUT Differential Rise Time | psec | | 200 | 350 | | t <sub>fd, HS_OUT</sub> | HS_OUT Differential Fall Time | psec | | 200 | 350 | | V <sub>IP, HS_IN</sub> | HS_IN Input Peak to Peak Required Differential Voltage Range | mV | 200 | 1200 | 2000 | | V <sub>OP, HS_OUT</sub> | HS_OUT Output Pk-Pk Diff. Voltage Range (Z0 = 75 $\Omega$ , Figure 10) | mV | 1100 | 1400 | 2000 | | | | | | | | # HDMP-0451G Power Dissipation and Thermal Resistance $T_A = 0$ °C to +70°C, $V_{CC} = 3.15$ V to 3.45 V | Symbol | Parameter | Unit | Тур. | Max. | |---------------|--------------------------------------|------|------|------| | PD | Power Dissipation | mW | 690 | 950 | | $\Theta_{jc}$ | Thermal Resistance, Junction to Case | °C/W | 7 | | # HDMP-0451G Output Jitter Characteristics $T_A = 0^{\circ}C$ to +70°C, $V_{CC} = 3.15 \text{ V}$ to 3.45 V | Symbol | Parameter | Unit | Тур. | Max. | |--------|----------------------------------------------|------|------|------| | RJ | Random Jitter at TO_NODE pins (1 sigma rms) | ps | 6 | | | DJ | Deterministic Jitter at TO_NODE pins (pk-pk) | ps | 16 | | Please refer to Figures 7 and 8 for jitter measurement setup information. # HDMP-0451G Locking Characteristics $T_A = 0$ °C to +70°C, $V_{CC} = 3.15$ V to 3.45 V | Parameter | Unit | Max. | | |----------------------------|------|------|--| | Bit Sync Time (Phase Lock) | bits | 2500 | | | Frequency Lock at Powerup | μs | 500 | | Figure 6. Eye diagram of a high speed differential output. $\label{thm:continuous} \mbox{Figure 7. Setup for measurement of random jitter.}$ #### **DETERMINISTIC JITTER** Figure 8. Setup for measurement of deterministic jitter. Figure 9. O-LVTTL and I-LVTTL simplified circuit schematic. 1. HS\_IN INPUTS SHOULD NEVER BE CONNECTED TO GROUND AS PERMANENT DAMAGE TO THE DEVICE MAY RESULT. Figure 10. O-PECL and I-PECL simplified circuit schematic. Note: HS\_IN inputs should never be connected to ground as permanent damage to the device may result. Figure 11. Recommended power supply filtering. Capacitances = 0.1 microfarads. Resistor = 10 Ohms. Figure 12. Package drawings. www.pmc-sierra.com For product information and a complete list of distributors, please go to our web site.