# LIN System Basis Chip with DC Motor Pre-driver and Current Sense The 33912G5/BAC is a Serial Peripheral Interface (SPI) controlled System Basis Chip (SBC), combining many frequently used functions in an MCU based system, plus a Local Interconnect Network (LIN) transceiver. The 33912 has a 5.0 V, 50 mA/60 mA low dropout regulator with full protection and reporting features. The device provides full SPI readable diagnostics and a selectable timing watchdog for detecting errant operation. The LIN Protocol Specification 2.0 and 2.1 compliant LIN transceiver has waveshaping circuitry which can be disabled for higher data rates. Two 50 mA/60 mA high-side switches and two 150 mA/160 mA low-side switches with output protection are available. All outputs can be pulse-width modulated (PWM). Four high voltage inputs are available for use in contact monitoring, or as external wake-up inputs. These inputs can be used as high voltage Analog Inputs. The voltage on these pins is divided by a selectable ratio and available via an analog multiplexer. The 33912 has three main operating modes: Normal (all functions available), Sleep ( $V_{DD}$ off, wake-up via LIN, wake-up inputs (L1-L4), cyclic sense and forced wake-up), and Stop ( $V_{DD}$ on with limited current capability, wake-up via $\overline{CS}$ , LIN bus, wake-up inputs, cyclic sense, forced wake-up and external reset). The 33912 is compatible with LIN Protocol Specification 2.0, 2.1, and SAEJ2602-2. This device is powered using SMARTMOS technology. #### **Features** - Full-duplex SPI interface at frequencies up to 4.0 MHz - · LIN transceiver capable of up to 100 kbps with wave shaping - · Current sense module - · Four high voltage analog/logic Inputs - · Configurable window watchdog - Switched/protected 5.0 V output (used for Hall sensors) - Two 50 mA high-side and two 150 mA/160 mA low-side protected switches - 5.0 V low drop regulator with fault detection and low voltage reset (LVR) circuitry 33912 Document Number: MC33912 Rev. 10.0, 9/2015 # SYSTEM BASIS CHIP WITH LIN 2<sup>ND</sup> GENERATION AC SUFFIX (Pb-FREE) 98ASH70029A 32-PIN LQFP #### **Applications** - · Door module: window - · Lift, mirror, door lock, seat control switch - Seat position motors, occupancy sensor - · Rain and light sensor, light control, sun roof - Wiper, turning light, cruise control - · Climate: small motors, control panel - · Engine control: sensors, small motors Figure 1. 33912 Simplified Application Diagram # 1 Orderable Parts The 33912G5 data sheet is within MC33912G5 Product Specifications, Pages 3 to 53 The 33912BAC data sheet is within MC33912BAC Product Specifications, Pages 54 to 104 **Table 1. Orderable Part Variations** | Part Number <sup>(1)</sup> | Temperature (T <sub>A</sub> ) | Package | Generation | Changes | |----------------------------|-------------------------------|---------|------------|---------------------------------------------------------------------------------------------------------------------------------| | MC33912G5AC | -40 to 125 °C | | | Increase ESD Gun IEC61000-4-2 (gun test contact with 150 pF, 330 ohm test conditions) performance to achieve ±6.0 kV min on the | | | | | | LIN pin. | | | C -40 to 85 °C | 32-LQFP | 2.5 | 2. Immunity against ISO7637 pulse 3b | | MC34912G5AC | | | | 3. Reduce EMC emission level on LIN | | | | | | 4. Improve EMC immunity against RF - target new specification including 3x68pF | | | | | | 5. Comply with J2602 conformance test | | MC33912BAC | -40 to 125 °C | | 2.0 | Initial release | | MC34912BAC | -40 to 85 °C | | 2.0 | ililida release | <sup>1.</sup> To order parts in Tape & Reel, add the R2 suffix to the part number. | 2 | MC33912G5 Product Specifications, Pages 3 to 53 | |---|-------------------------------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # 3 Internal Block Diagram Figure 2. 33912 Simplified Internal Block Diagram # 4 Pin Connections # 4.1 Pinout Diagram Figure 3. 33912 Pin Connections A functional description of each pin can be found in the Functional Pin Description section beginning on page 23. Table 2. 33912 Pin Definitions | Pin | Pin Name | Formal Name | Definition | |-----|----------|---------------------|-------------------------------------------------------------------------------------------------------------------------| | 1 | RXD | Receiver Output | This pin is the receiver output of the LIN interface which reports the state of the bus voltage to the MCU interface. | | 2 | TXD | Transmitter Input | This pin is the transmitter input of the LIN interface which controls the state of the bus output. | | 3 | MISO | SPI Output | SPI (Serial Peripheral Interface) data output. When $\overline{\text{CS}}$ is high, pin is in the high-impedance state. | | 4 | MOSI | SPI Input | SPI (Serial Peripheral Interface) data input. | | 5 | SCLK | SPI Clock | SPI (Serial Peripheral Interface) clock Input. | | 6 | CS | SPI Chip Select | SPI (Serial Peripheral Interface) chip select input pin. CS is active low. | | 7 | ADOUT0 | Analog Output Pin 0 | Analog Multiplexer Output. | | 8 | PWMIN | PWM Input | High-side and Low-side Pulse Width Modulation Input. | | 9 | RST | Internal Reset I/O | Bidirectional Reset I/O pin - driven low when any internal reset source is asserted. RST is active low. | Table 2. 33912 Pin Definitions (continued) | Pin | Pin Name | Formal Name | Definition | |----------------------|----------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | IRQ | Internal Interrupt<br>Output | Interrupt output pin, indicating wake-up events from Stop mode or events from Normal and Normal request modes. IRQ is active low. | | 11 | ADOUT1 | Analog Output Pin 1 | Current sense analog output. | | 12 | WDCONF | Watchdog<br>Configuration Pin | This input pin is for configuration of the watchdog period and allows the disabling of the watchdog. | | 13 | LIN | LIN Bus | This pin represents the single-wire bus transmitter and receiver. | | 14 | LGND | LIN Ground Pin | This pin is the device LIN ground connection. It is internally connected to the PGND pin. | | 15<br>16 | ISENSEL<br>ISENSEH | Current Sense Pins | Current Sense differential inputs. | | 17<br>19 | LS2<br>LS1 | Low-side Outputs | Relay drivers low-side outputs. | | 18 | PGND | Power Ground Pin | This pin is the device low-side ground connection. It is internally connected to the LGND pin. | | 20<br>21<br>22<br>23 | L4<br>L3<br>L2<br>L1 | Wake-up Inputs | These pins are the wake-up capable digital inputs <sup>(2)</sup> . In addition, all Lx inputs can be sensed analog via the analog multiplexer. | | 24<br>25 | HS2<br>HS1 | High-side Outputs | High-side switch outputs. | | 26<br>27 | VS2<br>VS1 | Power Supply Pin | These pins are device battery level power supply pins. VS2 is supplying the HSx drivers while VS1 supplies the remaining blocks. $^{(3)}$ | | 28 | NC | Not Connected | This pin can be left open or connected to any potential ground or power supply. | | 29 | VSENSE | Voltage Sense Pin | Battery voltage sense input. (4) | | 30 | HVDD | Hall Sensor Supply<br>Output | +5.0 V switchable supply output pin. <sup>(5)</sup> | | 31 | VDD | Voltage Regulator<br>Output | +5.0 V main voltage regulator output pin. (6) | | 32 | AGND | Analog Ground Pin | This pin is the device analog ground connection. | - 2. When used as digital input, a series 33 $k\Omega$ resistor must be used to protect against automotive transients. - 3. Reverse battery protection series diodes must be used externally to protect the internal circuitry. - 4. This pin can be connected directly to the battery line for voltage measurements. The pin is self protected against reverse battery connections. It is strongly recommended to connect a 10 kΩ resistor in series with this pin for protection purposes. - 5. External capacitor (1.0 $\mu$ F < C < 10 $\mu$ F; 0.1 $\Omega$ < ESR < 5.0 $\Omega$ ) required. - 6. External capacitor (2.0 $\mu$ F < C < 100 $\mu$ F; 0.1 $\Omega$ < ESR < 10 $\Omega$ ) required. # **5** Electrical Characteristics # 5.1 Maximum Ratings #### **Table 3. Maximum Ratings** All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Symbol | Ratings | Value | Unit | Notes | |----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------|----------| | Electrical Rati | ngs | | | <u> </u> | | V <sub>SUP(SS)</sub><br>V <sub>SUP(PK)</sub> | Supply Voltage at VS1 and VS2 • Normal Operation (DC) • Transient Conditions (load dump) | -0.3 to 27<br>-0.3 to 40 | V | | | $V_{DD}$ | Supply Voltage at VDD | -0.3 to 5.5 | V | | | V <sub>IN</sub><br>V <sub>IN(IRQ)</sub> | Input / Output Pins Voltage • CS, RST, SCLK, PWMIN, ADOUT0, ADOUT1, MOSI, MISO, TXD, RXD, HVDD • Interrupt Pin (IRQ) | -0.3 to V <sub>DD</sub> +0.3<br>-0.3 to 11 | ٧ | (7) | | V <sub>HS</sub> | HS1 and HS2 Pin Voltage (DC) | -0.3 to V <sub>SUP</sub> +0.3 | V | | | $V_{LS}$ | LS1 and LS2 Pin Voltage (DC) | -0.3 to 45 | V | | | V <sub>LxDC</sub><br>V <sub>LxTR</sub> | L1, L2, L3 and L4 Pin Voltage • Normal Operation with a series 33 k resistor (DC) • Transient input voltage with external component (according to ISO7637-2) (See Figure 5, page 19) | -18 to 40<br>±100 | ٧ | | | V <sub>ISENSE</sub> | ISENSEH and ISENSEL Pin Voltage (DC) | -0.3 to 40 | V | | | V <sub>VSENSE</sub> | VSENSE Pin Voltage (DC) | -27 to 40 | V | | | V <sub>BUSDC</sub><br>V <sub>BUSTR</sub> | LIN Pin Voltage • Normal Operation (DC) • Transient input voltage with external component (according to ISO7637-2) (See Figure 4, page 19) | -18 to 40<br>-150 to 100 | ٧ | | | I <sub>VDD</sub> | VDD output current | Internally Limited | Α | | <sup>7.</sup> Exceeding voltage limits on specified pins may cause a malfunction or permanent damage to the device. <sup>8.</sup> Extended voltage range for programming purpose only. #### Table 3. Maximum Ratings (continued) All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Symbol | Ratings | Value | Unit | Notes | |------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|-------| | | ESD Capability • AECQ100 • Human Body Model - JESD22/A114 (C <sub>ZAP</sub> = 100 pF, R <sub>ZAP</sub> = 1500 Ω) | | | | | V <sub>ESD1-1</sub><br>V <sub>ESD1-2</sub><br>V <sub>ESD1-3</sub> | <ul> <li>LIN Pin</li> <li>L1, L2, L3, and L4</li> <li>all other Pins</li> <li>Charge Device Model - JESD22/C101 (C<sub>ZAP</sub> = 4.0 pF)</li> </ul> | ±8.0k<br>±6.0k<br>±2000 | | | | V <sub>ESD2-1</sub><br>V <sub>ESD2-2</sub> | <ul> <li>Corner Pins (Pins 1, 8, 9, 16, 17, 24, 25 and 32)</li> <li>All other Pins (Pins 2-7, 10-15, 18-23, 26-31)</li> <li>According to LIN Conformance Test Specification / LIN EMC Test Specification, August 2004 (C<sub>ZAP</sub> = 150 pF, R<sub>ZAP</sub> = 330 Ω)</li> </ul> | ±750<br>±500 | V | | | V <sub>ESD3-1</sub><br>V <sub>ESD3-2</sub><br>V <sub>ESD3-3</sub><br>V <sub>ESD3-4</sub> | <ul> <li>Contact Discharge, Unpowered</li> <li>LIN pin with 220 pF</li> <li>LIN pin without capacitor</li> <li>VS1/VS2 (100 nF to ground)</li> <li>Lx inputs (33 kΩ serial resistor)</li> <li>According to IEC 61000-4-2 (C<sub>ZAP</sub> = 150 pF, R<sub>ZAP</sub> = 330 Ω)</li> </ul> | ±20k<br>±11k<br>>±12k<br>±6000 | | | | V <sub>ESD4-1</sub><br>V <sub>ESD4-2</sub><br>V <sub>ESD4-3</sub> | <ul> <li>Unpowered</li> <li>LIN pin with 220 pF and without capacitor</li> <li>VS1/VS2 (100 nF to ground)</li> <li>Lx inputs (33 kΩ serial resistor)</li> </ul> | ±8000<br>±8000<br>±8000 | | | #### **Thermal Ratings** | T <sub>A</sub> | Operating Ambient Temperature<br>33912<br>34912 | -40 to 125<br>-40 to 85 | °C | (9) | |-------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------------------------| | T <sub>J</sub> | Operating Junction Temperature | -40 to 150 | °C | | | T <sub>STG</sub> | Storage Temperature | -55 to 150 | °C | | | $R_{ heta JA}$ | Thermal Resistance, Junction to Ambient Natural Convection, Single Layer board (1s) Natural Convection, Four Layer board (2s2p) | 85<br>56 | °C/W | (9), (10)<br>(9), (11) | | $R_{\theta JC}$ | Thermal Resistance, Junction to Case | 23 | °C/W | (12) | | T <sub>PPRT</sub> | Peak Package Reflow Temperature During Reflow | Note 14 | °C | (13), (14) | - 9. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 10. Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal. - 11. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. - 12. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 13. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. - 14. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics. ### 5.2 Static Electrical Characteristics #### **Table 4. Static Electrical Characteristics** Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|-----------------|------|------------------------| | ply Voltage R | ange (VS1, VS2) | | | | | | | V <sub>SUP</sub> | Nominal Operating Voltage | 5.5 | _ | 18 | V | | | V <sub>SUPOP</sub> | Functional Operating Voltage | _ | _ | 27 | V | (15) | | V <sub>SUPLD</sub> | Load Dump | _ | _ | 40 | V | | | ply Current R | ange (V <sub>SUP</sub> = 13.5 V) | | | | | • | | I <sub>RUN</sub> | Normal Mode (I <sub>OUT</sub> at V <sub>DD</sub> = 10 mA), LIN Recessive State | _ | 4.5 | 10 | mA | (16) | | I <sub>STOP</sub> | Stop Mode, VDD ON with $I_{OUT}$ = 100 $\mu$ A, LIN Recessive State • 5.5 V < $V_{SUP}$ < 12 V • $V_{SUP}$ = 13.5 V • 13.5 V < $V_{SUP}$ < 18 V | -<br>-<br>- | 47<br>62<br>180 | 80<br>90<br>400 | μА | (16), (17<br>(18), (19 | | I <sub>SLEEP</sub> | Sleep Mode, VDD OFF, LIN Recessive State<br>• $5.5 \text{ V} < \text{V}_{\text{SUP}} < 12 \text{ V}$<br>• $\text{V}_{\text{SUP}} = 13.5 \text{ V}$<br>• $13.5 \text{ V} \le \text{V}_{\text{SUP}} < 18 \text{ V}$ | -<br>-<br>- | 27<br>33<br>160 | 35<br>48<br>300 | μΑ | (16), (18 | | I <sub>CYCLIC</sub> | Cyclic Sense Supply Current Adder | - | 10 | - | μA | (20) | | oply Under/ove | ervoltage Detections | • | - | | | • | | V <sub>BATFAIL</sub><br>/ <sub>BATFAIL_HYS</sub> | Power-On Reset (BATFAIL) • Threshold (measured on VS1) • Hysteresis (measured on VS1) | 1.5<br>- | 3.0<br>0.9 | 3.9<br>- | V | (21), (20 | | V <sub>SUV</sub><br>V <sub>SUV_HYS</sub> | V <sub>SUP</sub> Undervoltage Detection (VSUV Flag) (Normal and Normal Request Modes, Interrupt Generated) • Threshold (measured on VS1) • Hysteresis (measured on VS1) | 5.55<br>– | 6.0<br>0.2 | 6.6<br>- | V | | | V <sub>SOV</sub><br>V <sub>SOV_HYS</sub> | V <sub>SUP</sub> Overvoltage Detection (VSOV Flag) (Normal and Normal Request Modes, Interrupt Generated) • Threshold (measured on VS1) • Hysteresis (measured on VS1) | 18 | 19.25<br>1.0 | 20.5 | V | | - 15. Device is fully functional. All features are operating. - 16. Total current ( $I_{VS1} + I_{VS2}$ ) measured at GND pins excluding all loads, cyclic sense disabled. - 17. Total $I_{DD}$ current (including loads) below 100 $\mu A$ . - 18. Stop and Sleep Modes current increases if $V_{SUP}$ exceeds 13.5 V. - 19. This parameter is guaranteed after 90 ms. - 20. This parameter is guaranteed by process monitoring but not production tested. - 21. The Flag is set during power up sequence. To clear the flag, a SPI read must be performed. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|----------|------|-------| | /oltage Regulate | or <sup>(22)</sup> (VDD) | | | | | | | $V_{DDRUN}$ | Normal Mode Output Voltage • 1.0 mA < I <sub>VDD</sub> < 50 mA; 5.5 V < V <sub>SUP</sub> < 27 V | 4.75 | 5.00 | 5.25 | V | | | I <sub>VDDRUN</sub> | Normal Mode Output Current Limitation | 60 | 110 | 200 | mA | | | V <sub>DDDROP</sub> | Dropout Voltage • I <sub>VDD</sub> = 50 mA | - | 0.1 | 0.25 | V | (23) | | V <sub>DDSTOP</sub> | Stop Mode Output Voltage • I <sub>VDD</sub> < 5.0 mA | 4.75 | 5.0 | 5.25 | V | | | I <sub>VDDSTOP</sub> | Stop Mode Output Current Limitation | 6.0 | 13 | 36 | mA | | | LR <sub>RUN</sub><br>LR <sub>STOP</sub> | Line Regulation • Normal Mode, 5.5 V < V <sub>SUP</sub> < 18 V; I <sub>VDD</sub> = 10 mA • Stop Mode, 5.5 V < V <sub>SUP</sub> < 18 V; I <sub>VDD</sub> = 1.0 mA | _<br>_ | _<br>_ | 25<br>25 | mV | | | LD <sub>RUN</sub><br>LD <sub>STOP</sub> | Load Regulation • Normal Mode, 1.0 mA < I <sub>VDD</sub> < 50 mA • Stop Mode, 0.1 mA < I <sub>VDD</sub> < 5.0 mA | -<br>- | -<br>- | 80<br>50 | mV | | | T <sub>PRE</sub> | Overtemperature Prewarning (Junction) • Interrupt generated, VDDOT Bit Set | 90 | 115 | 140 | °C | (24) | | T <sub>PRE_HYS</sub> | Overtemperature Prewarning Hysteresis | _ | 13 | _ | °C | (24) | | T <sub>SD</sub> | Overtemperature Shutdown Temperature (Junction) | 150 | 170 | 190 | °C | (24) | | T <sub>SD_HYS</sub> | Overtemperature Shutdown Hysteresis | - | 13 | _ | °C | (24) | | lall Sensor Sup | ply Output <sup>(25)</sup> (HVDD) | | | | | • | | H <sub>VDDACC</sub> | V <sub>DD</sub> Voltage matching H <sub>VDDACC</sub> = (HVDD-VDD) / VDD * 100% • I <sub>HVDD</sub> = 15 mA | -2.0 | _ | 2.0 | % | | | I <sub>HVDD</sub> | Current Limitation | 20 | 35 | 50 | mA | | | H <sub>VDDDROP</sub> | Dropout Voltage • I <sub>HVDD</sub> = 15 mA; I <sub>VDD</sub> = 5.0 mA | - | 160 | 300 | mV | | | LR <sub>HVDD</sub> | Line Regulation • I <sub>HVDD</sub> = 5.0 mA; I <sub>VDD</sub> = 5.0 mA | - | _ | 40 | mV | | | LDuvoo | Load Regulation | _ | _ | 20 | mV | | #### Notes $LD_{HVDD}$ 22. Specification with external capacitor 2.0 $\mu F$ < C < 100 $\mu F$ and 100 m $\Omega$ $\leq$ ESR $\leq$ 10 $\Omega$ . • 1.0 mA > $I_{HVDD}$ > 15 mA; $I_{VDD}$ = 5.0 mA - 23. Measured when voltage has dropped 250 mV below its nominal Value (5.0 V). - 24. This parameter is guaranteed by process monitoring but not production tested. - 25. Specification with external capacitor 1.0 $\mu F < C < 10 \ \mu F$ and 100 m $\Omega \le ESR \le 10 \ \Omega$ . Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |----------------------|-------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|------|-------| | T Input/outpu | t Pin (RST) | | | | | | | VRSTTH | VDD Low Voltage Reset Threshold | 4.3 | 4.5 | 4.7 | V | | | V <sub>OL</sub> | Low-state Output Voltage<br>• $I_{OUT}$ = 1.5 mA; 3.5 V $\leq$ V <sub>SUP</sub> $\leq$ 27 V | 0.0 | _ | 0.9 | V | | | I <sub>OH</sub> | High-state Output Current (0 V < V <sub>OUT</sub> < 3.5 V) | -150 | -250 | -350 | μA | | | I <sub>PD_MAX</sub> | Pull-down Current Limitation (internally limited) V <sub>OUT</sub> = V <sub>DD</sub> | 1.5 | _ | 8.0 | mA | | | V <sub>IL</sub> | Low-state Input Voltage | -0.3 | - | 0.3 x V <sub>DD</sub> | V | | | V <sub>IH</sub> | High-state Input Voltage | 0.7 x V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | | | SO SPI Outpu | t Pin (MISO) | 1 | | -1 | | 1 | | V <sub>OL</sub> | Low-state Output Voltage • I <sub>OUT</sub> = 1.5 mA | 0.0 | - | 1.0 | V | | | V <sub>OH</sub> | High-state Output Voltage • I <sub>OUT</sub> = -250 μA | V <sub>DD</sub> -0.9 | _ | V <sub>DD</sub> | V | | | I <sub>TRIMISO</sub> | Tri-state Leakage Current • $0 \text{ V} \leq \text{V}_{\text{MISO}} \leq \text{V}_{\text{DD}}$ | -10 | _ | 10 | μΑ | | | I Input Pins (I | MOSI, SCLK, CS) | | | <u> </u> | | 1 | | V <sub>IL</sub> | Low-state Input Voltage | -0.3 | _ | 0.3 x V <sub>DD</sub> | V | | | V <sub>IH</sub> | High-state Input Voltage | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> +0.3 | V | | | I <sub>IN</sub> | MOSI, SCLK Input Current • $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{DD}}$ | -10 | - | 10 | μΑ | | | I <sub>PU</sub> CS | CS Pull-up Current • 0 V < V <sub>IN</sub> < 3.5 V | 10 | 20 | 30 | μΑ | | | terrupt Outpu | t Pin (IRQ) | 1 | | l l | | | | V <sub>OL</sub> | Low-state Output Voltage • I <sub>OUT</sub> = 1.5 mA | 0.0 | - | 0.8 | V | | | V <sub>OH</sub> | High-state Output Voltage • I <sub>OUT</sub> = -250 μA | V <sub>DD</sub> -0.8 | _ | V <sub>DD</sub> | V | | | I <sub>OUT</sub> | Leakage Current • V <sub>DD</sub> ≤ V <sub>OUT</sub> ≤ 10 V | - | _ | 2.0 | mA | | | lse Width Mo | dulation Input Pin (PWMIN) | 1 | | l l | | | | V <sub>IL</sub> | Low-state Input Voltage | -0.3 | _ | 0.3 x V <sub>DD</sub> | V | | | V <sub>IH</sub> | High-state Input Voltage | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> +0.3 | V | | | I <sub>PUPWMIN</sub> | Pull-up current • 0 V < V <sub>IN</sub> < 3.5 V | 10 | 20 | 30 | μA | | Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|-----------------------|------|------------| | High-side Outpu | ts HS1 and HS2 Pins (HS1, HS2) | | | | | | | R <sub>DS(on)</sub> | Output Drain-to-Source On Resistance $ \bullet T_J = 25 ^\circ C, I_{LOAD} = 50 mA; V_{SUP} > 9.0 V $ $ \bullet T_J = 150 ^\circ C, I_{LOAD} = 50 mA; V_{SUP} > 9.0 V $ $ \bullet T_J = 150 ^\circ C, I_{LOAD} = 30 mA; 5.5 V < V_{SUP} < 9.0 V $ | -<br>-<br>- | -<br>-<br>- | 7.0<br>10<br>14 | Ω | (26) | | I <sub>LIMHSX</sub> | Output Current Limitation • 0 V < V <sub>OUT</sub> < V <sub>SUP</sub> - 2.0 V | 60 | 90 | 250 | mA | (27) | | I <sub>OLHSX</sub> | Open Load Current Detection | _ | 5.0 | 7.5 | mA | (28) | | I <sub>LEAK</sub> | Leakage Current • -0.2 V < V <sub>HSX</sub> < V <sub>S2</sub> + 0.2 V | - | - | 10 | μΑ | | | V <sub>THSC</sub> | Short-circuit Detection Threshold • 5.5 V < V <sub>SUP</sub> < 27 V | V <sub>SUP</sub> -2.0 | - | - | V | (29) | | T <sub>HSSD</sub> | Overtemperature Shutdown | 140 | 160 | 180 | °C | (30), (34) | | T <sub>HSSD_HYS</sub> | Overtemperature Shutdown Hysteresis | _ | 10 | - | °C | (34) | | Low-side Output | ts LS1 and LS2 Pins (LS1, LS2) | | | | | | | R <sub>DS(on)</sub> | Output Drain-to-Source On Resistance<br>• $T_J = 25$ °C, $I_{LOAD} = 150$ mA, $V_{SUP} > 9.0$ V • $T_J = 125$ °C, $I_{LOAD} = 150$ mA, $V_{SUP} > 9.0$ V • $T_J = 125$ °C, $I_{LOAD} = 120$ mA, $5.5$ V < $V_{SUP} < 9.0$ V | -<br>-<br>- | -<br>-<br>- | 2.5<br>4.5<br>10 | Ω | | | I <sub>LIMLSX</sub> | Output Current Limitation • 2.0 V < V <sub>OUT</sub> < V <sub>SUP</sub> | 160 | 275 | 350 | mA | (31) | | I <sub>OLLSX</sub> | Open Load Current Detection | - | 7.5 | 12 | mA | (32) | | I <sub>LEAK</sub> | Leakage Current • -0.2 V < V <sub>OUT</sub> < VS1 | - | _ | 10 | μΑ | | | $V_{CLAMP}$ | Active Output Energy Clamp • I <sub>OUT</sub> = 150 mA | V <sub>SUP</sub> +2.0 | _ | V <sub>SUP</sub> +5.0 | V | | | V <sub>THSC</sub> | Short-circuit Detection Threshold • 5.5 V < V <sub>SUP</sub> < 27 V | 2.0 | _ | _ | V | (29) | | T <sub>LSSD</sub> | Overtemperature Shutdown | 140 | 160 | 180 | °C | (33), (34) | | T <sub>LSSD_HYS</sub> | Overtemperature Shutdown Hysteresis | _ | 10 | _ | °C | | - 26. This parameter is production tested up to $T_A$ = 125 °C, and guaranteed by process monitoring up to $T_J$ = 150 °C. - 27. When overcurrent occurs, the corresponding high-side stays ON with limited current capability and the HSxCL flag is set in the HSSR. - 28. When open load occurs, the flag (HSxOP) is set in the HSSR. - 29. HS and LS automatically shutdown if HSOT or LSOT occurs or if the HVSE flag is enabled and an overvoltage occurs. - 30. When overtemperature shutdown occurs, both high-sides are turned off. All flags in HSSR are set. - 31. When overcurrent occurs, the corresponding low-side stays ON with limited current capability and the LSxCL flag is set in the LSSR. - 32. When open load occurs, the flag (LSxOP) is set in the LSSR. - 33. When overtemperature shutdown occurs, both low-sides are turned off. All flags in LSSR are set. - 34. Guaranteed by characterization but not production tested Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|-------------------|------|-------| | L1, L2, L3 and L4 | Input Pins (L1, L2, L3, L4) | | | | | | | V <sub>THL</sub> | Low Detection Threshold • 5.5 V < V <sub>SUP</sub> < 27 V | 2.0 | 2.5 | 3.0 | V | (35) | | V <sub>THH</sub> | High Detection Threshold • 5.5 V < V <sub>SUP</sub> < 27 V | 3.0 | 3.5 | 4.0 | V | (35) | | V <sub>HYS</sub> | Hysteresis • 5.5 V < V <sub>SUP</sub> < 27 V | 0.4 | 0.8 | 1.4 | V | (35) | | I <sub>IN</sub> | Input Current • -0.2 V < V <sub>IN</sub> < VS1 | -10 | - | 10 | μА | (36) | | R <sub>LXIN</sub> | Analog Input Impedance | 800 | 1300 | 2000 | kΩ | (37) | | RATIO <sub>LX</sub> | Analog Input Divider Ratio (RATIO <sub>Lx</sub> = V <sub>Lx</sub> / V <sub>ADOUT0</sub> ) • LXDS (Lx Divider Select) = 0 • LXDS (Lx Divider Select) = 1 | 0.95<br>3.42 | 1.0<br>3.6 | 1.05<br>3.78 | | | | V <sub>RATIOLx-OFFSET</sub> | Analog Output offset Ratio • LXDS (Lx Divider Select) = 0 • LXDS (Lx Divider Select) = 1 | -80<br>-22 | 6.0<br>2.0 | 80<br>22 | mV | | | LX <sub>MATCHING</sub> | Analog Inputs Matching • LXDS (Lx Divider Select) = 0 • LXDS (Lx Divider Select) = 1 | 96<br>96 | 100<br>100 | 104<br>104 | % | | | Window Watchdo | g Configuration Pin (WDCONF) <sup>(38)</sup> | | | | | | | R <sub>EXT</sub> | External Resistor Range | 20 | _ | 200 | kΩ | | | WD <sub>ACC</sub> | Watchdog Period Accuracy with External Resistor (Excluding Resistor Accuracy) | -15 | - | 15 | % | (39) | | Analog Multiplexe | r | | | | | | | Vadouto_temp | Temperature Sense Analog Output Voltage • T <sub>A</sub> = -40 °C • T <sub>A</sub> = 25 °C • T <sub>A</sub> = 125 °C | 2.0<br>2.8<br>3.6 | -<br>3.0<br>- | 2.8<br>3.6<br>4.6 | V | | | V <sub>ADOUT0_25</sub> | Temperature Sense Analog Output Voltage per characterization • T <sub>A</sub> = 25 °C | 3.1 | 3.15 | 3.2 | V | (40) | | S <sub>TTOV</sub> | Internal Chip Temperature Sense Gain | 9.0 | 10.5 | 12 | mV/K | | | S <sub>TTOV_3T</sub> | Internal Chip Temperature Sense Gain per characterization at 3 temperatures. See Figure 16. Temperature Sense Gain | 9.9 | 10.2 | 10.5 | mV/K | (40) | | RATIO <sub>VSENSE</sub> | VSENSE Input Divider Ratio (RATIO <sub>VSENSE</sub> = V <sub>VSENSE</sub> / V <sub>ADOUT0</sub> ) • 5.5 V < V <sub>SUP</sub> < 27 V | 5.0 | 5.25 | 5.5 | | | | RATIO <sub>VSENSECZ</sub> | VSENSE Input Divider Ratio (RATIOVSENSE=V <sub>SENSE</sub> /V <sub>ADOUT0</sub> ) per characterization • 5.5 <v<sub>SUP&lt; 27 V</v<sub> | 5.15 | 5.25 | 5.35 | | (40) | | | | 1 | | | | | - 35. The unused Lx pins must be connected to ground. - 36. Analog multiplexer input disconnected from Lx input pin. - 37. Analog multiplexer input connected to Lx input pin. - 38. For $V_{SUP}$ 4.7 V to 18 V - 39. Watchdog timing period calculation formula: $t_{PWD}$ [ms] = [0.466 \* (R<sub>EXT</sub> 20)] + 10 with (R<sub>EXT</sub> in k $\Omega$ ) - 40. These limits have been defined after laboratory characterization on 3 lots and 30 samples. These tighten limits could not be guaranteed by production test. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------|------------|-----------------------|------|-------| | Analog Multiplexe | r (Continued) | | | | | | | OFFSET <sub>VSENSE</sub> | VSENSE Output Related Offset | -30 | -10 | 30 | mV | | | OFFSET <sub>VSENSE_C</sub> z | V <sub>SENSE</sub> Output Related Offset per characterization | -30 | -12.6 | 0 | mV | (41) | | Analog Outputs (A | DOUT0 and ADOUT1) | | | | | | | V <sub>OUT_MAX</sub> | Maximum Output Voltage • -5.0 mA < I <sub>O</sub> < 5.0 mA | V <sub>DD</sub> -0.35 | - | V <sub>DD</sub> | V | | | V <sub>OUT_MIN</sub> | Minimum Output Voltage • -5.0 mA < I <sub>O</sub> < 5.0 mA | 0.0 | _ | 0.35 | V | | | CURRENT SENSE | AMPLIFIER (ISENSEH, ISENSEL) | 1 | | l l | | | | G | Gain CSGS (Current Sense Gain Select) = 0 CSGS (Current Sense Gain Select) = 1 | 29<br>14 | 30<br>14.5 | 31<br>15 | | | | DIFF | Differential Input Impedance • CSGS (Current Sense Gain Select) = 0 • CSGS (Current Sense Gain Select) = 1 | 2.0<br>5.0 | 10<br>20 | 30<br>50 | kΩ | | | СМ | Common Mode Input Impedance • CSGS (Current Sense Gain Select) = 0 • CSGS (Current Sense Gain Select) = 1 | 100<br>100 | _<br>_ | 200<br>200 | kΩ | | | V <sub>IN</sub> | ISENSEH, ISENSEL Input Voltage Range | -0.2 | - | 3.0 | V | | | V <sub>IN_OFFSET</sub> | Input Offset Voltage | -15<br>-2.0 | -<br>- | 15<br>2.0 | mV | | | RxD Output Pin (L | IN physical Layer) (RxD) | | | | | • | | V <sub>OL</sub> | Low-state Output Voltage • I <sub>OUT</sub> = 1.5 mA | 0.0 | _ | 0.8 | V | | | V <sub>OH</sub> | High-state Output Voltage • I <sub>OUT</sub> = -250 μA | V <sub>DD</sub> -0.8 | - | V <sub>DD</sub> | V | | | TXD Input Pin (LIN | Physical Layer) (TXD) | | | | | • | | V <sub>IL</sub> | Low-state Input Voltage | -0.3 | - | 0.3 x V <sub>DD</sub> | V | | | V <sub>IH</sub> | High-state Input Voltage | 0.7 x V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | | | I <sub>PUIN</sub> | Pin Pull-up Current, 0 V < V <sub>IN</sub> < 3.5 V | 10 | 20 | 30 | μA | | | LIN Physical Laye | r With J2602 Feature Enabled (bit DIS_J2602 = 0) | | | | | | | V <sub>TH_UNDER_</sub> VOLTA | LIN Undervoltage threshold • Positive and Negative threshold (V <sub>THP</sub> , V <sub>THN</sub> ) | 5.0 | - | 6.0 | V | | | V <sub>J2602_DEG</sub> | Hysteresis (V <sub>THP</sub> - V <sub>THN</sub> ) | - | 400 | - | mV | | <sup>41.</sup> These limits have been defined after laboratory characterization on 3 lots and 30 samples. These tighten limits could not be guaranteed by production test. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | | Тур. | Max. | Unit | Notes | |--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------------------|-------| | IN Physical Lay | er, Transceiver (LIN) <sup>(42)</sup> | | | | | • | | V <sub>BAT</sub> | Operating Voltage Range | 8.0 | - | 18 | V | | | V <sub>SUP</sub> | Supply Voltage Range | 7.0 | - | 18 | V | | | V <sub>SUP_NON_OP</sub> | Voltage Range within which the device is not destroyed | -0.3 | - | 40 | V | | | I <sub>BUS_LIM</sub> | Current Limitation for Driver Dominant State • Driver ON, V <sub>BUS</sub> = 18 V | 40 | 90 | 200 | mA | | | IBUS_PAS_DOM | Input Leakage Current at the receiver • Driver off; V <sub>BUS</sub> = 0 V; V <sub>BAT</sub> = 12 V | -1.0 | - | _ | mA | | | I <sub>BUS_PAS_REC</sub> | Leakage Output Current to GND<br>• Driver Off; 8.0 V < $V_{BAT}$ < 18 V; 8.0 V < $V_{BUS}$ < 18 V; $V_{BUS}$ $\geq$ $V_{BAT}$ | | _ | 20 | μА | | | I <sub>BUS_NO_GND</sub> | Control unit disconnected from ground • GND <sub>DEVICE</sub> = V <sub>SUP</sub> ; V <sub>BAT</sub> = 12 V; 0 < V <sub>BUS</sub> < 18 V | | _ | 1.0 | mA | (43) | | I <sub>BUSNO_BAT</sub> | V <sub>BAT</sub> Disconnected; V <sub>SUP_DEVICE</sub> = GND; 0 V < V <sub>BUS</sub> < 18 V | _ | _ | 100 | μΑ | (44) | | V <sub>BUSDOM</sub> | Receiver Dominant State | _ | _ | 0.4 | V <sub>SUP</sub> | | | V <sub>BUSREC</sub> | Receiver Recessive State | 0.6 | _ | _ | V <sub>SUP</sub> | | | V <sub>BUS_CNT</sub> | Receiver Threshold Center • (V <sub>TH_DOM</sub> + V <sub>TH_REC</sub> )/2 | 0.475 | 0.5 | 0.525 | V <sub>SUP</sub> | | | V <sub>HYS</sub> | Receiver Threshold Hysteresis • (V <sub>TH_REC</sub> - V <sub>TH_DOM</sub> ) | - | _ | 0.175 | V <sub>SUP</sub> | | | V <sub>SERDIODE</sub> | Voltage Drop at the serial Diode in pull-up path | 0.4 | | 1.0 | V | | | V <sub>SHIFT_BAT</sub> | VBAT_SHIFT | 0 | | 11.5% | $V_{BAT}$ | | | V <sub>SHIFT_GND</sub> | GND_SHIFT | 0 | | 11.5% | $V_{BAT}$ | | | V <sub>BUSWU</sub> | LIN Wake-up threshold from Stop or Sleep mode | | 5.3 | 5.8 | V | (45) | | R <sub>SLAVE</sub> | LIN Pull-up Resistor to V <sub>SUP</sub> | 20 | 30 | 60 | kΩ | | | T <sub>LINSD</sub> | Overtemperature Shutdown | 140 | 160 | 180 | °C | (46) | | T <sub>LINSD_HYS</sub> | Overtemperature Shutdown Hysteresis | _ | 10 | _ | °C | | - 42. Parameters guaranteed for 7.0 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V. - 43. Loss of local ground must not affect communication in the residual network. - 44. Node has to sustain the current which can flow under this condition. Bus must remain operational under this condition. - 45. This parameter is 100% tested on an Automatic Tester. However, since it has not been monitored during reliability stresses, Freescale does not guarantee this parameter during the product's life time. - 46. When overtemperature shutdown occurs, the LIN bus goes in recessive state and the flag LINOT in LINSR is set. # 5.3 Dynamic Electrical Characteristics #### **Table 5. Dynamic Electrical Characteristics** Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |--------------------|--------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|--------------------|------|-------| | SPI Interface Tir | ning (see Figure 13, page 22) | | | | | | | f <sub>SPIOP</sub> | SPI Operating Frequency | _ | _ | 4.0 | MHz | | | t <sub>PSCLK</sub> | SCLK Clock Period | 250 | - | N/A | ns | | | twsclkh | SCLK Clock High Time | 110 | - | N/A | ns | (47) | | twsclkl | SCLK Clock Low Time | 110 | - | N/A | ns | (47) | | t <sub>LEAD</sub> | Falling Edge of CS to Rising Edge of SCLK | 100 | - | N/A | ns | (47) | | t <sub>LAG</sub> | Falling Edge of SCLK to CS Rising Edge | 100 | - | N/A | ns | (47) | | tsisu | MOSI to Falling Edge of SCLK | 40 | - | N/A | ns | (47) | | t <sub>SIH</sub> | Falling Edge of SCLK to MOSI | 40 | - | N/A | ns | (47) | | t <sub>RSO</sub> | MISO Rise Time • C <sub>L</sub> = 220 pF | - | 40 | - | ns | (47) | | t <sub>FSO</sub> | MISO Fall Time • C <sub>L</sub> = 220 pF | _ | 40 | _ | ns | (47) | | t <sub>SOEN</sub> | Time from Falling or Rising Edges of CS to: - MISO Low-impedance - MISO High-impedance | 0.0<br>0.0 | _<br>_ | 50<br>50 | ns | (47) | | t <sub>VALID</sub> | Time from Rising Edge of SCLK to MISO Data Valid<br>• $0.2 \times V_{DD} \le MISO \ge 0.8 \times V_{DD}, C_L = 100 \text{ pF}$ | 0.0 | - | 75 | ns | (47) | | RST Output Pin | | • | | | • | | | t <sub>RST</sub> | Reset Low-level Duration After V <sub>DD</sub> High (see Figure 12, page 22) | 0.65 | 1.0 | 1.35 | ms | | | t <sub>RSTDF</sub> | Reset Deglitch Filter Time | 350 | 480 | 900 | ns | | | Window Watch | log Configuration Pin (WDCONF) | | I. | I. | 1 | | | t <sub>PWD</sub> | $\label{eq:watchdogTimePeriod} \begin{tabular}{ll} Watchdog Time Period \\ $ | | 10<br>94<br>150 | 11.5<br>108<br>205 | ms | (48) | | Current Sense A | Amplifier <sup>(47)</sup> | · | 1 | | | 1 | | CMR | Common Mode Rejection Ratio | 70 | _ | _ | dB | | | SVR | Supply Voltage Rejection Ratio | 60 | - | _ | dB | (49) | | GBP | Gain Bandwidth Product | 0.75 | 3.0 | _ | MHz | | | SR | Output Slew-Rate | 0.5 | - | _ | V/µs | | - 47. This parameter is guaranteed by process monitoring but not production tested. - 48. Watchdog timing period calculation formula: $t_{PWD}$ [ms] = [0.466 \* (R<sub>EXT</sub> 20)] + 10 with (R<sub>EXT</sub> in k $\Omega$ ) - 49. Analog Outputs are supplied by $V_{DD}$ and from 100 Hz to 4.0 kHz Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | | Тур. | Max. | Unit | Notes | |-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|---------------|----------------------------|-------| | .1, L2, L3 and L | 4 Inputs | | | • | | • | | t <sub>WUF</sub> | Lx Filter Time Deglitcher | 8.0 | 20 | 38 | μs | (50) | | State Machine T | iming | | • | • | | • | | t <sub>STOP</sub> | Delay Between CS LOW-to-HIGH Transition (at End of SPI Stop Command) and Stop Mode Activation | - | _ | 5.0 | μѕ | (50) | | t <sub>NRTOUT</sub> | Normal Request Mode Timeout (see Figure 12, page 22) | 110 | 150 | 205 | ms | | | T <sub>ON</sub> | Cyclic Sense ON Time from Stop and Sleep mode | 130 | 200 | 270 | μs | (51) | | | Cyclic Sense Accuracy | -35 | | +35 | % | (50) | | t <sub>S-ON</sub> | Delay Between the SPI Command and HS/LS Turn On • 9.0 V < V <sub>SUP</sub> < 27 V | - | - | 10 | μѕ | (52) | | t <sub>S-OFF</sub> | Delay Between the SPI Command and HS/LS Turn Off<br>• 9.0 V < V <sub>SUP</sub> < 27 V | - | _ | 10 | μs | (52) | | t <sub>SNR2N</sub> | Delay Between Normal Request and Normal mode After a Watchdog<br>Trigger Command (Normal Request Mode) | | _ | 10 | μs | (50) | | t <sub>wucs</sub><br>t <sub>wuspi</sub> | Delay Between CS Wake-up (CS LOW to HIGH) in Stop mode and: • Normal Request mode, VDD ON and RST HIGH • First Accepted SPI Command | 9.0<br>90 | 15<br>— | 80<br>N/A | μs | | | t <sub>2</sub> CS | Minimum Time Between Rising and Falling Edge on the CS | 4.0 | _ | _ | μs | | | 2602 Deglitche | r | | ı | ı | | | | t <sub>J2602_DEG</sub> | V <sub>SUP</sub> Deglitcher • (DIS_J2602 = 0) | | 50 | 70 | μѕ | (53) | | IN Physical Lay | ver: Driver Characteristics for Normal Slew Rate - 20.0kBit/sec Accord | ling to Lin F | hysical Lay | er Specificat | tion <sup>(54), (55)</sup> | | | D4 | Duty Cycle 1: • TH <sub>REC(MAX)</sub> = 0.744 * V <sub>SUP</sub> | | | | | | | D1 | Duty Cycle 1:<br>• TH <sub>REC(MAX)</sub> = 0.744 * V <sub>SUP</sub><br>• TH <sub>DOM(MAX)</sub> = 0.581 * V <sub>SUP</sub><br>• D1 = $t_{BUS\_REC(MIN)}/(2 \times t_{BIT})$ , $t_{BIT}$ = 50 µs, 7.0 V $\leq$ V <sub>SUP</sub> $\leq$ 18 V | 0.396 | 1 | ĺ | | |----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|-------|--| | D2 | Duty Cycle 2:<br>• $TH_{REC(MIN)}$ = 0.422 * $V_{SUP}$<br>• $TH_{DOM(MIN)}$ = 0.284 * $V_{SUP}$<br>• $D2$ = $t_{BUS\_REC(MAX)}/(2 \times t_{BIT})$ , $t_{BIT}$ = 50 $\mu$ s, 7.6 $V \le V_{SUP} \le 18 V$ | 1 | 1 | 0.581 | | - 50. This parameter is guaranteed by process monitoring but not production tested. - 51. This parameter is 100% tested on an Automatic Tester. However, since it has not been monitored during reliability stresses, Freescale does not guarantee this parameter during the product's life time. - 52. Delay between turn on or off command (rising edge on $\overline{CS}$ ) and HS or LS ON or OFF, excluding rise or fall time due to external load. - 53. This parameter has not been monitoring during operating life test. - 54. Bus load R<sub>BUS</sub> and C<sub>BUS</sub> 1.0 nF / 1.0 k $\Omega$ , 6.8 nF / 660 $\Omega$ , 10 nF / 500 $\Omega$ . Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter. - 55. See Figure 7, page 20. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|---------------|-------------------------|--------------| | IN Physical Lay | er: Driver Characteristics for Slow Slew Rate - 10.4kBit/sec Accordin | g to Lin Phy | sical Layer | Specification | n <sup>(56), (57)</sup> | • | | D3 | Duty Cycle 3:<br>• $TH_{REC(MAX)} = 0.778 * V_{SUP}$<br>• $TH_{DOM(MAX)} = 0.616 * V_{SUP}$<br>• $D3 = t_{BUS\_REC(MIN)}/(2 \times t_{BIT}), t_{BIT} = 96 \ \mu s, 7.0 \ V \le V_{SUP} \le 18 \ V$ | 0.417 | _ | _ | | | | D4 | Duty Cycle 4:<br>• $TH_{REC(MIN)} = 0.389 * V_{SUP}$<br>• $TH_{DOM(MIN)} = 0.251 * V_{SUP}$<br>• $D4 = t_{BUS\_REC(MAX)}/(2 \times t_{BIT}), t_{BIT} = 96 \ \mu s, 7.6 \ V \le V_{SUP} \le 18 \ V$ | _ | _ | 0.590 | | | | LIN Physical Lay | er: Driver Characteristics for Fast Slew Rate | | | | | | | SR <sub>FAST</sub> | LIN Fast Slew Rate (Programming mode) | _ | 20 | _ | V/μs | | | LIN Physical Lay | er: Characteristics and Wake-up Timings <sup>(58)</sup> | | | | | | | t <sub>REC_PD</sub> | Propagation Delay and Symmetry • Propagation Delay of Receiver, t <sub>REC_PD</sub> = MAX (t <sub>REC_PDR</sub> , t <sub>REC_PDF</sub> ) • Symmetry of Receiver Propagation Delay, t <sub>REC_PDF</sub> - t <sub>REC_PDR</sub> | <br>-2.0 | 4.2 | 6.0 | μs | (59) | | t <sub>REC_SYM</sub> | - Symmetry of Neceiver Fropagation Delay, tREC_PDF - tREC_PDR | -2.0 | _ | 2.0 | | (60), (64) | | $t_{PROPWL}$ | Bus Wake-up Deglitcher (Sleep and Stop modes) | 42 | 70 | 95 | μs | (61) | | twake_sleep<br>twake_stop | Bus Wake-Up Event Reported • From Sleep Mode • From Stop Mode | —<br>9.0 | <br>27 | 1500<br>35 | μs | (62)<br>(63) | | t <sub>TXDDOM</sub> | TXD Permanent Dominant State Delay | 0.65 | 1.0 | 1.35 | s | | | Pulse Width Mod | ulation Input Pin (PWMIN) | | | | • | • | | f <sub>PWMIN</sub> | PWMIN pin • Max. frequency to drive HS and LS output pins | - | 10 | - | kHz | (64) | - 56. Bus load R<sub>BUS</sub> and C<sub>BUS</sub> 1.0 nF / 1.0 kΩ, 6.8 nF / 660 Ω, 10 nF / 500 Ω. Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter. See Figure 6, page 20. - 57. See Figure 8, page 20. - 58. $V_{SUP}$ from 7.0 to 18 V, bus load $R_{BUS}$ and $C_{BUS}$ 1.0 nF / 1.0 k $\Omega$ , 6.8 nF / 660 $\Omega$ , 10 nF / 500 $\Omega$ . Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter. See Figure 6, page 20. - 59. See Figure 9, page 21 - 60. See Figure 10, page 21 for Sleep and Figure 11, page 21 for Stop mode. - 61. This parameter is tested on automatic tester but has not been monitoring during operating life test. - 62. The measurement is done with 1.0 $\mu$ F capacitor and 0mA current load on $V_{DD}$ . The value takes into account the delay to charge the capacitor. The delay is measured between the bus wake-up threshold ( $V_{BUSWU}$ ) rising edge of the LIN bus and when $V_{DD}$ reaches 3.0 V. See <u>Figure 10</u>, page <u>21</u>. The delay depends of the load and capacitor on $V_{DD}$ . - 63. In Stop mode, the delay is measured between the bus wake-up threshold (VBUSWU) and the falling edge of the IRQ pin. See Figure 11, page 21. - 64. This parameter is guaranteed by process monitoring but not production tested. # 5.4 Timing Diagrams Note Waveform per ISO 7637-2. Test Pulses 1, 2, 3a, 3b. Figure 4. Test Circuit for Transient Test Pulses (LIN) Note Waveform per ISO 7637-2. Test Pulses 1, 2, 3a, 3b,. Figure 5. Test Circuit for Transient Test Pulses (Lx) Figure 6. Test Circuit for LIN Timing Measurements Figure 7. LIN Timing Measurements for Normal Slew Rate Figure 8. LIN Timing Measurements for Slow Slew Rate Figure 9. LIN Receiver Timing Figure 10. LIN Wake-up Sleep Mode Timing Figure 11. LIN Wake-up Stop Mode Timing Figure 12. Power On Reset and Normal Request Timeout Timing Figure 13. SPI Timing Characteristics # **6** Functional Description #### 6.1 Introduction The 33912 was designed and developed as a highly integrated and cost-effective solution for automotive and industrial applications. For automotive body electronics, the 33912 is well suited to perform relay control in applications such as a window lift, sunroof, etc. via the LIN bus. Power switches are provided on the device configured as high-side and low-side outputs. Other ports are also provided, which include a current and voltage sense port, a Hall Sensor port supply, and four wake-up capable pins. An internal voltage regulator provides power to a MCU device. Also included in this device is a LIN physical layer, which communicates using a single wire. This enables this device to be compatible with 3-wire bus systems, where one wire is used for communication, one for battery, and one for ground. ### 6.2 Functional Pin Description See Figure 1, 33912 Simplified Application Diagram, page 1, for a graphic representation of the various pins referred to in the following paragraphs. Also, see the pin diagram on page 5 for a description of the pin locations in the package. #### 6.2.1 Receiver Output Pin (RXD) The RXD pin is a digital output. It is the receiver output of the LIN interface and reports the state of the bus voltage: RXD Low when LIN bus is dominant, RXD High when LIN bus is recessive. ### 6.2.2 Transmitter Input Pin (TXD) The TXD pin is a digital input. It is the transmitter input of the LIN interface and controls the state of the bus output (dominant when TXD is Low, recessive when TXD is High). This pin has an internal pull-up to force recessive state in case the input is left floating. ### 6.2.3 Lin Bus Pin (LIN) The LIN pin represents the single-wire bus transmitter and receiver. It is suited for automotive bus systems and is compliant to the LIN bus specification 2.0, 2.1, and SAE J2602-2. The LIN interface is only active during Normal Mode. See Table 6. Operating Modes Overview. ### 6.2.4 Serial Data Clock Pin (SCLK) The SCLK pin is the SPI clock input. MISO data changes on the positive transition of the SCLK. MOSI is sampled on the negative edge of the SCLK. ### 6.2.5 Master Out Slave In Pin (MOSI) The MOSI digital pin receives SPI data from the MCU. This data input is sampled on the negative edge of SCLK. ### 6.2.6 Master In Slave Out Pin (MISO) The MISO pin sends data to a SPI-enabled MCU. It is a digital tri-state output used to shift serial data to the microcontroller. Data on this output pin changes on the positive edge of the SCLK. When CS is High, this pin remains in the high-impedance state. ## 6.2.7 Chip Select Pin (CS) CS is an active low digital input. It must remain low <u>during</u> a valid SPI communication and allow for several devices to be connected in the same SPI bus without contention. A rising edge on CS signals the end of the transmission and the moment the data shifted in is latched. A valid transmission must consist of 8 bits only. While in STOP mode, a low-to-high level transition on this pin generates a wake-up condition for the 33912. ### 6.2.8 Analog Multiplexer Pin (ADOUT0) The ADOUT0 pin can be configured via the SPI to allow the MCU A/D converter to read the several inputs of the Analog Multiplexer, including the VSENSE, L1, L2, L3, L4 input voltages, and the internal junction temperature. ### 6.2.9 Current Sense Amplifier Pin (ADOUT1) The ADOUT1 pin is an analog interface to the MCU A/D converter. It allows the MCU to read the output of the current sense amplifier. ### 6.2.10 PWM input Control pin (PWMIN) This digital input can control the high-sides and low-sides drivers in Normal Request and Normal mode. To enable PWM control, the MCU must perform a write operation to the High-side Control register (HSCR) or the Low-side Control register (LSCR). This pin has an internal 20 $\mu$ A current pull-up. ### 6.2.11 Reset pin (RST) This bidirectional pin is used to reset the MCU in case the 33912 detects a reset condition, or to inform the 33912 the MCU has just been reset. After release of the RST pin, Normal Request mode is entered. The RST pin is an active low filtered input and output formed by a weak pull-up and a switchable pull-down structure which allows this pin to be shorted either to V<sub>DD</sub> or to GND during software development, without the risk of destroying the driver. ### 6.2.12 Interrupt Pin (IRQ) The IRQ pin is a digital output used to signal events or faults to the MCU while in Normal and Normal Request mode or to signal a wakeup from Stop mode. This active low output transitions to high only after the interrupt is acknowledged by a SPI read of the respective status bits. ### 6.2.13 WatchDog Configuration Pin (WDCONF) The WDCONF pin is the configuration pin for the internal watchdog. A resistor can be connected to this pin to configure the window watchdog period. When connected directly to ground, the watchdog is disabled. When this pin is left open, the watchdog period is fixed to its lower precision internal default value (150 ms typical). ### 6.2.14 Ground Connection Pins (AGND, PGND, LGND) The AGND, PGND, and LGND pins are the Analog and Power ground pins. The AGND pin is the ground reference of the voltage regulator and the current sense module. The PGND and LGND pins are used for high current load return as in the relay-drivers and LIN interface pin. Note: PGND, AGND, And LGND pins must be connected together. ### 6.2.15 Current Sense Amplifier Input Pins (ISENSEH and ISENSEL) The ISENSEH and ISENSEL pins are the input pins of a ground compatible differential amplifier designed to be used to sense the voltage drop over a shunt resistor. The main purpose of this amplifier is to implement accurate current sensors. The gain of the differential amplifier can be set by the SPI. ### 6.2.16 Low-side Pins (LS1 and LS2) LS1 and LS2 are the low-side driver outputs. Those outputs are short-circuit protected and include active clamp circuitry to drive inductive loads. Due to the energy clamp voltage on this pin, it can raise above the battery level when switched off. The switches are controlled through the SPI and can be configured to respond to a signal applied to the PWMIN input pin. Both low-side switches are protected against overheating. In case of VS1 disconnection and the low-sides are still supplied by V<sub>BAT</sub> through a load, both low-sides has a VDS voltage equal to the clamping value, as stated in the specification. ### 6.2.17 Digital/analog Pins (L1, L2, L3, and L4) The Lx pins are multi purpose inputs. They can be used as digital inputs, which can be sampled by reading the SPI and used for wake-up when 33912 is in Low-power mode or used as analog inputs for the analog multiplexer. When used to sense voltage outside the module, a 33 k $\Omega$ series resistor must be used on each input. When used as wake-up inputs L1-L4 can be configured to operate in cyclic-sense mode. In this mode one or both of the high-side switches are configured to be periodically turned on and sample the wake-up inputs. If a state change is detected between two cycles a wake-up is initiated. The 33912 can also wake-up from Stop or Sleep by a simple state change on L1-L4. When used as analog inputs, the voltage present on the Lx pins is scaled down by an selectable internal voltage divider and can be routed to the ADOUT0 output through the analog multiplexer. When an Lx input is not selected in the analog multiplexer, the voltage divider is disconnected from this input. Note: If an Lx input is selected in the analog multiplexer, it is disabled as a digital input and remains disabled in Low-power mode. No wake-up feature is available in this condition. ### 6.2.18 High-side Output Pins (HS1 and HS2) These two high-side switches are able to drive loads such as relays or lamps. Their structures are connected to the VS2 supply pin. The pins are short-circuit protected and both outputs are also protected against overheating. HS1 and HS2 are controlled by the SPI and can respond to a signal applied to the PWMIN input pin. HS1 and HS2 outputs can also be used during low-power mode for the cyclic-sense of the wake inputs. ### 6.2.19 Power Supply Pins (VS1 and VS2) Those are the battery level voltage supply pins. In an application, VS1 and VS2 pins must be protected against reverse battery connection and negative transient voltages with external components. These pins sustain standard automotive voltage conditions such as a load dump at 40 V. The high-side switches (HS1 and HS2) are supplied by the VS2 pin. All other internal blocks are supplied by the VS1 pin. ### 6.2.20 Voltage Sense Pin (VSENSE) This input can be connected directly to the battery line. It is protected against battery reverse connection. The voltage present in this input is scaled down by an internal voltage divider, and can be routed to the ADOUT0 output pin and used by the MCU to read the battery voltage. The ESD structure on this pin allows for excursion up to +40 V and down to -27 V, allowing this pin to be connected directly to the battery line. It is strongly recommended to connect a 10 k $\Omega$ resistor in series with this pin for protection purposes. ### 6.2.21 Hall Sensor Switchable Supply pin (HVDD) This pin provides a switchable supply for external hall sensors. While in Normal mode, this current limited output can be controlled through the SPI. The HVDD pin needs to be connected to an external capacitor to stabilize the regulated output voltage. ### 6.2.22 +5.0 V Main Regulator Output pin (VDD) An external capacitor has to be placed on the VDD pin to stabilize the regulated output voltage. The VDD pin is intended to supply a microcontroller. The pin is current limited against shorts to GND and overtemperature protected. During Stop mode, the voltage regulator does not operate with its full drive capabilities and the output current is limited. During Sleep mode, the regulator output is completely shutdown. # 7 Functional Device Operations ### 7.1 Operational Modes #### 7.1.1 Introduction The 33912 offers three main operating modes: Normal (Run), Stop, and Sleep (Low-power). In Normal mode, the device is active and is operating under normal application conditions. The Stop and Sleep modes are low power modes with wake-up capabilities. In Stop mode, the voltage regulator still supplies the MCU with $V_{DD}$ (limited current capability), while in Sleep mode the voltage regulator is turned off ( $V_{DD}$ = 0 V). Wake-up from Stop mode is initiated by a wake-up interrupt. Wake-up from Sleep mode is done by a reset and the voltage regulator is turned back on. The selection of the different modes is controlled by the MOD1:2 bits in the Mode Control register (MCR). Figure 14 describes how transitions are done between the different operating modes. Table 6, 28, gives an overview of the operating modes. #### 7.1.2 Reset Mode The 33912 enters the Reset mode <u>after</u> a power up. In this mode, the $\overline{RST}$ pin is low for 1.0 ms (typical value). After this delay, it enters the Normal Request mode and the $\overline{RST}$ pin is driven high. The Reset mode is entered if a reset condition occurs (V<sub>DD</sub> low, watchdog trigger fail, after wake-up from Sleep mode, Normal Request mode timeout occurs). #### 7.1.3 Normal Request Mode This is a temporary mode automatically accessed by the device after the Reset mode, or after a wake-up from Stop mode. In Normal Request mode, the VDD regulator is ON, the RESET pin is High, and the LIN is operating in RX Only mode. As soon as the device enters in the Normal Request mode an internal timer is started for 150 ms (typical value). During these 150 ms, the MCU must configure the Timing Control register (TIMCR) and the Mode Control register (MCR) with MOD2 and MOD1 bits set = 0, to enter the Normal mode. If within the 150 ms timeout, the MCU does not command the 33912 to Normal mode, it enters in Reset mode. If the WDCONF pin is grounded in order to disable the watchdog function, it goes directly in Normal mode after the Reset mode. #### 7.1.4 Normal Mode In Normal mode, all 33912 functions are active and can be controlled by the SPI interface and the PWMIN pin. The VDD regulator is ON and delivers its full current capability. If an external resistor is connected between the WDCONF pin and the Ground, the window watchdog function is enabled. The wake-up inputs (L1-L4) can be read as digital inputs or have its voltage routed through the analog-multiplexer. The LIN interface has slew rate and timing compatible with the LIN protocol specification 2.0, 2.1 and SAEJ2602. The LIN bus can transmit and receive information. The high-side and low-side switches are active and have PWM capability according to the SPI configuration. The interrupts are generated to report failures for $V_{SUP}$ over/undervoltage, thermal shutdown, or thermal shutdown prewarning on the main regulator. ### 7.1.5 Sleep Mode The Sleep mode is a low power mode. From Normal mode, the device enters into Sleep mode by sending one SPI command through the Mode Control register (MCR), or ( $V_{DD}$ low > 150 ms) with $V_{SUV}$ = 0. When in Reset mode, a $V_{DD}$ undervoltage condition with no $V_{SUP}$ undervoltage ( $V_{SUV}$ = 0) sends the device to Sleep mode. All blocks are in their lowest power consumption condition. Only some wake-up sources (wake-up inputs with or without cyclic sense, forced wake-up and LIN receiver) are active. The 5.0 V regulator is OFF. The internal low-power oscillator may be active if the IC is configured for cyclic-sense. In this condition, one of the high-side switches is turned on periodically and the wake-up inputs are sampled. Wake-up from Sleep mode is similar to a power-up. The device goes in Reset mode except the SPI reports the wake-up source and the BATFAIL flag is not set. #### **7.1.6 STOP MODE** The Stop mode is the second Low-power mode, but in this case the 5.0 V regulator is ON with limited current drive capability. The application MCU is always supplied while the 33912 is operating in Stop mode. The device can enter into Stop mode only by sending the SPI command. When the application is in this mode, it can wake-up from the 33912 side (for example: cyclic sense, force wake-up, LIN bus, wake inputs) or the MCU side (CS, RST pins). Wake-up from Stop mode transitions the 33912 to Normal Request mode and generates an interrupt except if the wake-up event is a low to high transition on the CS pin or comes from the RST pin. #### Legend WD: Watchdog WD Disabled: Watchdog disabled (WDCONF pin connected to GND) WD Trigger: Watchdog is triggered by a SPI command WD Failed: No watchdog trigger or trigger occurs in closed window Stop Command: Stop command sent via the SPI Sleep Command: Sleep command sent via the SPI Wake-up from Stop Mode: L1, L2, L3 or L4 state change, LIN bus wake-up, Periodic wake-up, $\overline{\text{CS}}$ rising edge wake-up or $\overline{\text{RST}}$ wake-up. Wake-up from Sleep Mode: L1, L2, L3 or L4 state change, LIN bus wake-up, Periodic wake-up. Figure 14. Operating Modes and Transitions **Table 6. Operating Modes Overview** | Function | Reset Mode | Normal Request Mode | Normal Mode | Stop Mode | Sleep Mode | |-----------------------|-----------------------------------|-----------------------------------|-----------------------------------|----------------------|----------------------| | VDD | Full | Full | Full | Stop | - | | HVDD | - | SPI <sup>(65)</sup> | SPI | - | - | | LSx | - | SPI/PWM <sup>(66)</sup> | SPI/PWM | - | - | | HSx | - | SPI/PWM <sup>(66)</sup> | SPI/PWM | Note <sup>(67)</sup> | Note <sup>(68)</sup> | | Analog Mux | - | SPI | SPI | - | - | | Lx | - | Inputs | Inputs | Wake-up | Wake-up | | Current Sense | On | On | On | - | - | | LIN | - | Rx-Only | Full/Rx-Only | Rx-Only/Wake-up | Wake-up | | Watchdog | - | 150 ms (typ.) timeout | On <sup>(69)</sup> /Off | - | - | | Voltage<br>Monitoring | V <sub>SUP</sub> /V <sub>DD</sub> | V <sub>SUP</sub> /V <sub>DD</sub> | V <sub>SUP</sub> /V <sub>DD</sub> | V <sub>DD</sub> | - | #### Notes - 65. Operation can be enabled/controlled by the SPI. - 66. Operation can be controlled by the PWMIN input. - 67. HSx switches can be configured for cyclic sense operation in Stop mode. - 68. HSx switches can be configured for cyclic sense operation in Sleep mode. - 69. Windowing operation when enabled by an external resistor. ### 7.1.7 interrupts Interrupts are used to signal a microcontroller peripheral needs to be serviced. The interrupts which can be generated, change according to the operating mode. While in Normal and Normal Request modes, the 33912 signals through interrupts special conditions which may require a MCU software action. Interrupts are not generated until all pending wake-up sources are read in the Interrupt Source register (ISR). While in Stop mode, interrupts are used to signal wake-up events. Sleep mode does not use interrupts. Wake-up is performed by powering-up the MCU. In Normal and Normal Request mode the wake-up source can be read by the SPI. The interrupts are signaled to the MCU by a low logic level of the IRQ pin, which remains low until the interrupt is acknowledged by a SPI read command of the ISR register. The IRQ pin is then be driven high. Interrupts are only asserted while in Normal, Normal Request and Stop mode. Interrupts are not generated while the $\overline{\text{RST}}$ pin is low. The following is a list of the interrupt sources in Normal and Normal Request modes. Some of these can be masked by writing to the SPI - Interrupt Mask register (IMR). #### 7.1.7.1 Low-voltage Interrupt: Signals when the supply line (VS1) voltage drops below the VSUV threshold ( $V_{SUV}$ ). ### 7.1.7.2 High-voltage Interrupt: Signals when the supply line (VS1) voltage increases above the VSOV threshold (V<sub>SOV</sub>). ### 7.1.7.3 Overtemperature Prewarning: Signals when the 33912 temperature has reached the pre-shutdown warning threshold. It is used to warn the MCU an overtemperature shutdown in the main 5.0 V regulator is imminent. ### 7.1.7.4 LIN Overtemperature Shutdown / TXD Stuck At Dominant / RXD Short-circuit: These signal fault conditions within the LIN interface causes the LIN driver to be disabled. In order to restart the operation, the fault must be removed and TXD must go recessive. #### 7.1.7.5 High-side Overtemperature Shutdown: Signals a shutdown in the high-side outputs. #### 7.1.7.6 Low-side Overtemperature Shutdown: Signals a shutdown in the low-side outputs. #### 7.1.8 Reset To reset a MCU the <u>339</u>12 drives the <u>RST</u> pin low for the time the reset condition lasts. After the reset source is removed, the state machine drives the <u>RST</u> output low for at least 1.0 ms (typical value) before driving it high. In the <u>339</u>12, four main reset sources exist: #### 7.1.8.1 5.0 V Regulator Low-voltage Reset (V<sub>RSTTH</sub>) The 5.0 V regulator output $V_{DD}$ is continuously monitored against brown outs. If the supply monitor detects the voltage at the VDD pin has dropped below the reset threshold $V_{\overline{RSTTH}}$ , the 33912 issues a reset. In case of overtemperature, the voltage regulator is disabled and the voltage monitoring issues a VDDOT Flag independently of the $V_{DD}$ voltage. #### 7.1.8.2 Window Watchdog Overflow If the watchdog counter is not properly serviced while its window is open, the 33912 detects an MCU software run-away and resets the microcontroller. #### 7.1.8.3 Wake-up From Sleep Mode During Sleep mode, the 5.0 V regulator is not active, hence all wake-up requests from Sleep mode require a power-up/reset sequence. #### 7.1.8.4 External Reset The <u>339</u>12 has a bidirectional reset pin which drives the device to a safe state (same as Reset mode) for as long as this pin is held low. The RST pin must be held low long en<u>ough</u> to pass the internal glitch filter and get recognized by the internal reset circuit. This functionality is also active in Stop mode. After the RST pin is released, there is no extra terms to be considered. ### 7.1.9 Wake-up Capabilities Once entered into one of the Low-power modes (Sleep or Stop) only wake-up sources can bring the device into Normal mode operation. In Stop mode, a wake-up is signaled to the MCU as an interrupt, while in Sleep mode the wake-up is performed by activating the 5.0 V regulator and resetting the MCU. In both cases the MCU can detect the wake-up source by accessing the SPI registers and reading the Interrupt Source register. There is no specific SPI register bits to signal a CS wake-up or external reset. If necessary this condition is detected by excluding all other possible wake-up sources. ### 7.1.9.1 Wake-up From Wake-up Inputs (L1-L4) with Cyclic Sense Disabled The wake-up lines are dedicated to sense state changes of external switches and wake-up the MCU (in Sleep or Stop mode). In order to select and activate direct wake-up from Lx inputs, the Wake-up Control register (WUCR) must be configured with appropriate LxWE inputs enabled or disabled. The wake-up input's state is read through the Wake-up Status register (WUSR). Lx inputs are also used to perform cyclic-sense wake-up. Note: Selecting an Lx input in the analog multiplexer before entering Low-power mode disables the wake-up capability of the Lx input #### 7.1.9.2 Wake-up From Wake-up Inputs (L1-L4) With Cyclic Sense Timer Enabled The SBCLIN can wake-up at the end of a cyclic sense period if on one of the four wake-up input lines (L1-L4) a state change occurs. One or both HSx switch can be activated in Sleep or Stop modes from an internal timer. Cyclic sense and force wake-up are exclusive. If cyclic sense is enabled, the force wake-up can not be enabled. In order to select and activate the cyclic sense wake-up from Lx inputs, before entering in low power modes (Stop or Sleep modes), the following SPI set-up has to be performed: In WUCR: select the Lx input to WU-enable. In HSCR: enable the desired HSx. - In TIMCR: select the CS/WD bit and determine the cyclic sense period with CYSTx bits. - Perform Goto Sleep/Stop command. #### 7.1.9.3 Forced Wake-up The 33912 can wake-up automatically after a predetermined time spent in Sleep or Stop mode. Cyclic sense and Forced wake-up are exclusive. If Forced wake-up is enabled, the Cyclic Sense can not be enabled. To determine the wake-up period, the following SPI set-up has to be sent before entering in low power modes: - In TIMCR: select the CS/WD bit and determine the low power mode period with CYSTx bits. - · In HSCR: all HSx bits must be disabled. ### 7.1.9.4 CS Wake-up While in Stop mode, a rising edge on the $\overline{\text{CS}}$ causes a wake-up. The $\overline{\text{CS}}$ wake-up does not generate an interrupt, and is not reported in the SPI. #### 7.1.9.5 LIN Wake-up While in the low-power mode, the 33912 monitors the activity on the LIN bus. A dominant pulse larger than t<sub>PROPWL</sub> followed by a dominant to recessive transition causes a LIN wake-up. This behavior protects the system from a short to ground bus condition. The bit RXONLY = 1 from LINCR register disables the LIN wake-up from Stop mode. ### 7.1.9.6 RST Wake-up While in Stop mode, the 33912 can wake-up when the $\overline{RST}$ pin is held low long enough to <u>pass</u> the internal glitch filter. The 33912 changes to Normal Request or Normal modes depending on the WDCONF pin configuration. The $\overline{RST}$ wake-up does not generate an interrupt and is not reported via the SPI. From Stop mode, the following wake-up events can be configured: - · Wake-up from Lx inputs without cyclic sense - Cyclic sense wake-up inputs - Force wake-up - CS wake-up - LIN wake-up - RST wake-up From Sleep mode, the following wake-up events can be configured: - · Wake-up from Lx inputs without cyclic sense - · Cyclic sense wake-up inputs - Force wake-up - Lin wake-up ### 7.1.10 Window Watchdog The 33912 includes a configurable window watchdog which is active in Normal mode. The watchdog can be configured by an external resistor connected to the WDCONF pin. The resistor is used to achieve higher precision in the timebase used for the watchdog. SPI clears are performed by writing through the SPI in the MOD bits of the Mode Control register (MCR). During the first half of the SPI timeout, watchdog clears are not allowed, but after the first half of the SPI timeout window, the clear operation opens. If a clear operation is performed outside the window, the 33912 resets the MCU, in the same way as when the watchdog overflows. Figure 15. Window Watchdog Operation To disable the watchdog function in Normal mode the user must connect the WDCONF pin to ground. This measure effectively disables Normal Request mode. The WDOFF bit in the Watchdog Status register (WDSR) is set. This condition is only detected during Reset mode. If neither a resistor nor a connection to ground is detected, the watchdog falls back to the internal lower precision timebase of 150 ms (typ.) and signals the faulty condition through the Watchdog Status register (WDSR). The watchdog timebase can be further divided by a prescaler which can be configured by the Timing Control register (TIMCR). During Normal Request mode, the window watchdog is not active but there is a 150 ms (typ.) timeout for leaving the Normal Request mode. In case of a timeout, the 33912 enters into Reset mode, resetting the microcontroller before entering again into Normal Request mode. #### 7.1.11 Faults Detection Management The 33912 has the capability to detect faults like an over or undervoltage on VS1, TxD in permanent Dominant State, overtemperature on HS, LIN. It is able to take corrective actions accordingly. Most of faults are monitoring through SPI and the Interrupt pin. The microcontroller can also take actions. Table 7 summarizes all fault sources the device is able to detect with associated conditions. The status for a device recovery and the SPI or pins monitoring are also described. **Table 7. Fault Detection Management Conditions** | Block | FAULT | MODE | CONDITION | FALLOUT | RECOVERY | MONITORING <sup>(71)</sup> | | |--------------|----------------------------------------|-------------------------------|------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------|-----------------------------------------| | | IAGEI | MODE | CONDITION | TALLOUT | RECOVERT | REG (Flag, Bit) | INTERRUPT | | Power Supply | Battery Fail | All modes | V <sub>SUP</sub> <3.0 V (typ)<br>then power-up | - | Condition gone | VSR (BATFAIL, 0) | - | | | V <sub>SUP</sub> Overvoltage | Normal, Normal<br>Request | V <sub>SUP</sub> > 19.25 V (typ) | In Normal mode, HS<br>and LS shutdown if<br>bit HVSE=1 (reg<br>MCR) | Condition gone, to<br>re-enable HS or LS<br>write to HSCR or<br>LSCR registers | VSR (VSOV,3) | IRQ low + ISR<br>(0101)<br>(72) | | | V <sub>SUP</sub> Undervoltage | | V <sub>SUP</sub> < 6.0 V (typ) | - | | VSR (VSUV,2) | IRQ low + ISR<br>(0101) | | | V <sub>DD</sub> Undervoltage | All except Sleep | V <sub>DD</sub> < 4.5 V (typ) | Reset (70) | | - | - | | | V <sub>DD</sub> Overtemp<br>Prewarning | All except Low<br>Power modes | Temperature > 115 °C (typ) | - | Condition gone | VSR (VDDOT,1) | IRQ low + ISR<br>(0101) | | | V <sub>DD</sub><br>Overtemperature | | Temperature > 170 °C (typ) | VDD shutdown,<br>Reset then Sleep | | - | - | | | Rxd Pin Short-Circuit | | RXD pin shorted to<br>GND or 5.0 V | LIN trans shutdown | LIN transmitter re- | LINSR,<br>(RXSHORT,3) | | | LIN | Txd Pin Permanent<br>Dominant | Normal, Normal<br>Request | TXD pin low for more than 1.0 s (typ) | LIN transmitter | enabled once the condition is gone and TXD is high | LINSR (TXDOM,2) | IRQ low + ISR<br>(0100) <sup>(72)</sup> | | | Lin Driver<br>Overtemperature | | Temperature > 160 °C (typ) | shutdown | | LINSR (LINOT,1) | | **Table 7. Fault Detection Management Conditions** | Block | FAULT | T MODE CONDITION FA | FALLOUT | RECOVERY | MONITORING <sup>(71)</sup> | | | |-----------|--------------------------------------|---------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------|-----------------------------------------| | BIOCK | FAULI | | CONDITION | FALLOUT | RECOVERT | REG (Flag, Bit) | INTERRUPT | | | High-side Drivers<br>Overtemperature | | Temperature > 160 °C (typ) | Both HS thermal shutdown | Condition gone, to re-enable HS write to HSCR reg | All flags in HSSR are set | IRQ low + ISR<br>(0010) <sup>(72)</sup> | | | Hs1 Open Load<br>Detection | Normal, Normal | Current through HSx | _ | | HSSR (HS10P,1) | | | High-side | Hs2 Open Load<br>Detection | Request | < 5.0 mA (typ) | - | Condition gone | HSSR (HS2OP,3) | - | | | Hs1 Overcurrent | | Current through HSx tends to rise above | HSx on with limited | | HSSR (HS1CL,0) | | | | Hs2 Overcurrent | | the current limit<br>60 mA (min) | current capability<br>60 mA (min) | | HSSR (HS2CL,2) | | | | Low-side Drivers<br>Overtemperature | | Temperature > 160 °C (typ) | Both LS thermal shutdown | Condition gone, to re-enable LS write to LSCR reg | All flags in LSSR are set | IRQ low + ISR<br>(0011) <sup>(72)</sup> | | | Ls1 Open Load | Normal, Normal<br>Request | Current through LSx<br>< 7.5 mA (typ) | - | | LSSR (LS10P,1) | | | Low-side | Ls2 Open Load | | | | - | LSSR (LS2OP,3) | | | | Ls1 Overcurrent | | Current through LSx tends to rise above | LSx on with limited | | - | LSSR (LS1CL,0) | | | Ls2 Overcurrent | | the current limit<br>160 mA (min) | current capability<br>160 mA (min) | | LSSR (LS2CL,2) | | | | Normal Request<br>Timeout Expired | Normal Request | The MCU did not command the device to Normal mode within the 150 ms timeout after reset | Reset | - | - | | | Watchdog | Watchdog Timeout | Normal | WD timeout or WD clear within the window closed | Reset | | WDSR (WDTO, 3) | - | | | Watchdog Error | Normal | WDCONF pin is floating | WD internal lower precision timebase 150 ms (typ) | Connect WDCONF<br>to a resistor or to<br>GND | WDSR (WDERR, 2) | | #### Notes - 70. When in Reset mode a $V_{DD}$ undervoltage condition combined with no $V_{SUP}$ undervoltage (VSUV=0) sends the device to Sleep mode. - 71. Registers to be read when back in Normal Request or Normal mode depending on the fault. Interrupts only generated in Normal, Normal Request and Stop modes - 72. Unless masked, If masked IRQ remains high and the ISR flags are not set. ### 7.1.12 Temperature Sense Gain The analog multiplexer can be configured via the SPI to allow the ADOUT0 pin to deliver the internal junction temperature of the device. Figure 16 illustrates the internal chip temp sense obtained per characterization at three temperatures with three different lots and 30 samples. Figure 16. Temperature Sense Gain ### 7.1.13 High-side Output Pins HS1 and HS2 These outputs are two high-side drivers intended to drive small resistive loads or LEDs incorporating the following features: - PWM capability (software maskable) - Open load detection - Current limitation - · Overtemperature shutdown (with maskable interrupt) - High-voltage shutdown (software maskable) - Cyclic sense The high-side switches are controlled by the bits HS1:2 in the High-side Control register (HSCR). ### 7.1.13.1 PWM Capability (direct access) Each high-side driver offers additional (to the SPI control) direct control via the PWMIN pin. If both the bits HS1 and PWMHS1 are set in the High-side Control register (HSCR), then the HS1 driver is turned on if the PWMIN pin is high and turned of if the PWMIN pin is low. This applies to HS2 configuring HS2 and PWMHS2 bits. Figure 17. High-side Drivers HS1 and HS2 #### 7.1.13.2 Open Load Detection Each high-side driver signals an open load condition if the current through the high-side is below the open load current threshold. The open load condition is indicated with the bits HS1OP and HS2OP in the High-side Status register (HSSR). #### 7.1.13.3 Current Limitation Each high-side driver has an output current limitation. In combination with the overtemperature shutdown the high-side drivers are protected against overcurrent and short-circuit failures. When the driver operates in the current limitation area, it is indicated with the bits HS1CL and HS2CL in the HSSR. Note: If the driver is operating in current limitation mode, excessive power might be dissipated. ### 7.1.13.4 Overtemperature Protection (HS Interrupt) Both high-side drivers are protected against overtemperature. In case of an overtemperature condition both high-side drivers are shutdown and the event is latched in the Interrupt Control Module. The shutdown is indicated as HS Interrupt in the Interrupt Source register (ISR). A thermal shutdown of the high-side drivers is indicated by setting all HSxOP and HSxCL bits simultaneously. If the bit HSM is set in the Interrupt Mask register (IMR), then an interrupt (IRQ) is generated. A write to the high-side Control register (HSCR), when the overtemperature condition is gone, re-enables the high-side drivers. ### 7.1.13.5 High-voltage Shutdown In case of a high voltage condition and if the high voltage shutdown is enabled (bit HVSE in the Mode Control register (MCR) is set, both high-side drivers are shutdown. A write to the high-side Control register (HSCR), when the high voltage condition is gone, re-enables the high-side drivers. ### 7.1.13.6 Sleep and Stop Mode The high-side drivers can be enabled to operate in Sleep and Stop mode for cyclic sensing. Also see Table 6, Operating Modes Overview. ### 7.1.14 Low-Side Output Pins LS1 and LS2 These outputs are two low-side drivers intended to drive relays incorporating the following features: - PWM capability (software maskable) - · Open load detection - · Current limitation - Overtemperature shutdown (with maskable interrupt) - · Active clamp (for driving relays) - High-voltage shutdown (software maskable) The low-side switches are controlled by the bit LS1:2 in the Low-side Control register (LSCR). To protect the device against overvoltage when an inductive load (relay) is turned off. An active clamp re-enables the low-side FET if the voltage on the LS1 or LS2 pin exceeds a certain level. #### 7.1.14.1 PWM Capability (direct access) Each low-side driver offers additional (to the SPI control) direct control via the PWMIN pin. If both the bits LS1 and PWMLS1 are set in the Low-side Control register (LSCR), the LS1 driver is turned on if the PWMIN pin is high and turned off if the PWMIN pin is low. The same applies to the LS2 and PWMLS2 bits for the LS2 driver. Figure 18. Low-side Drivers LS1 and LS2 #### 7.1.14.2 Open Load Detection Each low-side driver signals an open load condition if the current through the low-side is below the open load current threshold. The open load condition is indicated with the bit LS1OP and LS2OP in the Low-side Status register (LSSR). #### 7.1.14.3 Current Limitation Each low-side driver has a current limitation. In combination with the overtemperature shutdown the low-side drivers are protected against overcurrent and short-circuit failures. When the drivers operate in current limitation, this is indicated with the bits LS1CL and LS2CL in the LSSR. Note: If the drivers are operating in current limitation mode excessive power might be dissipated. ### 7.1.14.4 Overtemperature Protection (LS Interrupt) Both low-side drivers are protected against overtemperature. In case of an overtemperature condition both low-side drivers are shutdown and the event is latched in the Interrupt Control Module. The shutdown is indicated as an LS Interrupt in the Interrupt Source register (ISR). If the bit LSM is set in the Interrupt Mask register (IMR) then an Interrupt (IRQ) is generated. A write to the Low-side Control register (LSCR), when the overtemperature condition is gone, re-enables the low-side drivers. #### 7.1.14.5 High-voltage Shutdown In case of a high-voltage condition and if the high-voltage shutdown is enabed (bit HVSE in the Mode Control register (MCR) is set) both low-sides drivers are shutdown. A write to the low-side Control register (LSCR), when the high-voltage condition is gone, re-enables the low-side drivers. #### 7.1.14.6 Sleep And Stop Mode The low-side drivers are disabled in Sleep and Stop mode. Also see Table 6, Operating Modes Overview. ### 7.1.15 LIN Physical Layer The LIN bus pin provides a physical layer for single-wire communication in automotive applications. The LIN physical layer is designed to meet the LIN physical layer specification and has the following features: - · LIN physical layer 2.0, 2.1 and SAEJ2602 compliant - · Slew rate selection - · Overtemperature shutdown - · Advanced diagnostics The LIN driver is a low-side MOSFET with thermal shutdown. An internal pull-up resistor with a serial diode structure is integrated, so no external pull-up components are required for the application in a slave node. The fall time from dominant to recessive and the rise time from recessive to dominant is controlled. The symmetry between both slopes is guaranteed. #### 7.1.15.1 LIN Pin The LIN pin offers a high susceptibility immunity level from external disturbance, guaranteeing communication during external disturbance. Figure 19. LIN Interface #### 7.1.15.2 Slew Rate Selection The slew rate can be selected for optimized operation at 10.4 and 20 kBit/s as well as a fast baud rate for test and programming. The slew rate can be adapted with the bits LSR1:0 in the LIN Control register (LINCR). The initial slew rate is optimized for 20 kBit/s. #### 7.1.15.3 J2602 Conformance To be compliant with the SAE J2602-2 specification, the J2602 feature has to be enabled in the LINCR register (bit DIS\_J2602 sets to 0). The LIN transmitter is disabled in case of a $V_{SUP}$ undervoltage condition occurs and TXD is in Recessive state: the LIN bus goes in Recessive state and RXD goes high. The LIN transmitter is not disabled if TXD is in Dominant state. A deglitcher on $V_{SUP}$ ( $t_{J2602\_DEG}$ ) is implemented to avoid false switching. If the (DIS\_J2602) bit is set to 1, the J2602 feature is disabled and the communication TXD-LIN-RXD works for $V_{SUP}$ down to 4.6 V (typical value) and then the communication is interrupted. The (DIS\_J2602) bit is set per default to 0. # 7.1.15.4 Overtemperature Shutdown (LIN Interrupt) The output low-side FET is protected against overtemperature conditions. In case of an overtemperature condition, the transmitter is shutdown and the LINOT bit in the LIN Status register (LINSR) is set. If the LINM bit is set in the Interrupt Mask register (IMR), an Interrupt IRQ is generated. The transmitter is automatically re-enabled once the condition is gone and TXD is high. ## 7.1.15.5 RXD Short-circuit Detection (LIN Interrupt) The LIN transceiver has a short-circuit detection for the RXD output pin. If the device transmits and in case of a short-circuit condition, either 5.0 V or Ground, the RXSHORT bit in the LIN Status register (LINSR) is set and the transmitter is shutdown. If the LINM bit is set in the Interrupt Mask register (IMR), an Interrupt $\overline{RQ}$ is generated. The transmitter is automatically re-enabled once the condition is gone (transition on RXD) and TXD is high. A read of the LIN Status register (LINSR) without the RXD pin short-circuit condition clears the bit RXSHORT. ## 7.1.15.6 TXD Dominant Detection (LIN Interrupt) The LIN transceiver monitors the TXD input pin to detect a stuck in dominant (0 V) condition. In case of a stuck condition (TXD pin 0 V for more than 1 second (typ.)), the transmitter is shutdown and the TXDOM bit in the LIN Status register (LINSR) is set. If the LINM bit is set in the IMR, an Interrupt $\overline{IRQ}$ is generated. The transmitter is automatically re-enabled once TXD is high. A read of the LIN Status register (LINSR) with the TXD pin at 5.0 V clears the bit TXDOM. # 7.1.15.7 LIN Receiver Operation Only While in Normal mode, the activation of the RXONLY bit disables the LIN TXD driver. In case of a LIN error condition, this bit is automatically set. If Stop mode is selected with this bit set, the LIN wake-up functionality is disabled and the RXD pin reflects the state of the LIN bus. ## 7.1.15.8 STOP Mode And Wake-up Feature During Stop mode operation, the transmitter of the physical layer is disabled. The receiver is still active and able to detect wake-up events on the LIN bus line. A dominant level longer than t<sub>PROPWL</sub> followed by a rising edge generates a wake-up interrupt, and is reported in the Interrupt Source register (ISR). Also see <u>Figure 11</u>, page <u>21</u>. ## 7.1.15.9 SLEEP Mode And Wake-up Feature During Sleep mode operation, the transmitter of the physical layer is disabled. The receiver must be active to detect wake-up events on the LIN bus line. A dominant level longer than $T_{PROPWL}$ followed by a rising edge generates a system wake-up (Reset), and is reported in the Interrupt Source register (ISR). Also see Figure 10, page 21. # 7.2 Logic Commands and Registers # 7.2.1 33912 SPI Interface and Configuration The serial peripheral interface creates the communication link between a microcontroller (master) and the 33912. The interface consists of four pins (see Figure 20): - CS—Chip Select - · MOSI-Master-out Slave-in - MISO—Master-in Slave-out - SCLK—Serial Clock A complete data transfer via the SPI consists of 1 byte. The master sends 4 bits of address (A3:A0) + 4 bits of control information (C3:C0) and the slave replies with 4 system status bits (VMS,LINS,HSS,LSS) + 4 bits of status information (S3:S0). Figure 20. SPI Protocol During the inactive phase of the $\overline{\text{CS}}$ (HIGH), the new data transfer is prepared. The falling edge of the $\overline{\text{CS}}$ indicates the start of a new data transfer and puts the MISO in the low-impedance state and latches the analog status data (register read data). With the rising edge of the SPI clock (SCLK), the data is moved to MISO/MOSI pins. With the falling edge of the SPI clock (SCLK), the data is sampled by the receiver. The data transfer is only valid if exactly 8 sample clock edges are present during the active (low) phase of CS. The rising edge of the Chip Select CS indicates the end of the transfer and latches the write data (MOSI) into the register. The CS high forces MISO to the high-impedance state. Register reset values are described along with the reset condition. Reset condition is the condition causing the bit to be set to its reset value. The main reset conditions are: - Power-On Reset (POR): the level at which the logic is reset and BATFAIL flag sets. - Reset mode - Reset done by the $\overline{RST}$ pin (ext\_reset) # 7.3 SPI Register Overview Table 8. System Status Register | Adress(A3:A0) Register Name / Read/Write Information | | | BIT | | | | |------------------------------------------------------|----------------------------------|--|-----|------|-----|-----| | | | | 7 | 6 | 5 | 4 | | \$0 - \$F | SYSSR - System Status Register R | | VMS | LINS | HSS | LSS | Table 9 summarizes the SPI Register content for Control Information (C3:C0)=W and status information (S3:S0) = R. Table 9. SPI Register Overview | A dragg(A 2, A 0) | Register Name / Read/Write Information — | | | BIT | | | | |------------------------------------|----------------------------------------------|---------------------------------|-----------|--------|-------|---------|--| | Adress(A3:A0) | Register Name / Read/Write Information | | 3 | 2 | 1 | 0 | | | | MCR - Mode Control Register | W | HVSE | 0 | MOD2 | MOD1 | | | \$0 | VSR - Voltage Status Register | | VSOV | VSUV | VDDOT | BATFAIL | | | \$1 | VSR - Voltage Status Register | VSR - Voltage Status Register R | | VSUV | VDDOT | BATFAIL | | | ¢2 | WUCR - Wake-up Control Register | | L4WE | L3WE | L2WE | L1WE | | | \$2 WUSR - Wake-up Status Register | | R | L4 | L3 | L2 | L1 | | | \$3 | WUSR - Wake-up Status Register | R | L4 | L3 | L2 | L1 | | | £4 | LINCR - LIN Control Register W | | DIS_J2602 | RXONLY | LSR1 | LSR0 | | | \$4 | LINSR - LIN Status Register R | | RXSHORT | TXDOM | LINOT | 0 | | | \$5 | LINSR - LIN Status Register R | | RXSHORT | TXDOM | LINOT | 0 | | | \$6 | HSCR - High-side Control Register | | PWMHS2 | PWMHS1 | HS2 | HS1 | | | HSSR - High-side Status Register | | R | HS2OP | HS2CL | HS10P | HS1CL | | | \$7 | HSSR - High-side Status Register | R | HS2OP | HS2CL | HS10P | HS1CL | | | \$8 | LSCR - Low-side Control Register | W | PWMLS2 | PWMLS1 | LS2 | LS1 | | | φο | LSSR - Low-side Status Register | R | LS2OP | LS2CL | LS10P | LS1CL | | | \$9 | LSSR - Low-side Status Register | R | LS2OP | LS2CL | LS10P | LS1CL | | | | TIMCR - Timing Control Register | W | CS/WD | WD2 | WD1 | WD0 | | | \$A | Times - Timing Control Register | l vv | CS/VVD | CYST2 | CYST1 | CYST0 | | | | WDSR - Watchdog Status Register | R | WDTO | WDERR | WDOFF | WDWO | | | \$B | WDSR - Watchdog Status Register | R | WDTO | WDERR | WDOFF | WDWC | | | \$C | AMUXCR - Analog Multiplexer Control Register | W | LXDS | MX2 | MX1 | MX0 | | | \$D | CFR - Configuration Register | W | HVDD | CYSX8 | CSAZ | CSGS | | | ¢⊏ | IMR - Interrupt Mask Register | W | HSM | LSM | LINM | VMM | | | \$E _ | ISR - Interrupt Source Register | R | ISR3 | ISR2 | ISR1 | ISR0 | | | \$F | ISR - Interrupt Source Register | R | ISR3 | ISR2 | ISR1 | ISR0 | | # 7.3.1 Register Definitions # 7.3.1.1 System Status Register - SYSSR The System Status register (SYSSR) is always transferred with every SPI transmission and gives a quick system status overview. It summarizes the status of the Voltage Monitor Status (VMS), LIN Status (LINS), High-side Status (HSS), and the Low-side Status (LSS). Table 10. System Status Register | | <b>S</b> 7 | S6 | <b>S</b> 5 | S4 | |------|------------|------|------------|-----| | Read | VMS | LINS | HSS | LSS | # 7.3.1.1.1 VMS - Voltage Monitor Status This read-only bit indicates one or more bits in the VSR are set. 1 = Voltage Monitor bit set 0 = None Figure 21. Voltage Monitor Status #### 7.3.1.1.2 LINS - LIN Status This read-only bit indicates one or more bits in the LINSR are set. 1 = LIN Status bit set 0 = None Figure 22. LIN Status ## 7.3.1.1.3 HSS - High-side Switch Status This read-only bit indicates one or more bits in the HSSR are set. 1 = High-side Status bit set 0 = None Figure 23. High-side Status #### 7.3.1.1.4 LSS - Low-side Switch Status This read-only bit indicates one or more bits in the LSSR are set. - 1 = Low-side Status bit set - 0 = None Figure 24. Low-side Status # 7.3.1.2 Mode Control Register - MCR The Mode Control register (MCR) allows switching between the operation modes and to configure the 33912. Writing the MCR returns the VSR. Table 11. Mode Control Register - \$0 | | С3 | C2 | C1 | C0 | |-----------------|------|-----|------|------| | Write | HVSE | 0 | MOD2 | MOD1 | | Reset Value | 1 | 0 | - | - | | Reset Condition | POR | POR | - | - | ## 7.3.1.2.1 HVSE - High-voltage Shutdown Enable This write-only bit enables/disables automatic shutdown of the high-side and the low-side drivers during a high-voltage VSOV condition. - 1 = automatic shutdown enabled - 0 = automatic shutdown disabled #### 7.3.1.2.2 MOD2, MOD1 - Mode Control Bits These write-only bits select the operating mode and allow clearing the watchdog in accordance with Table 9 Mode Control Bits. **Table 12. Mode Control Bits** | MOD2 | MOD1 | Description | |------|------|------------------------------| | 0 | 0 | Normal Mode | | 0 | 1 | Stop Mode | | 1 | 0 | Sleep Mode | | 1 | 1 | Normal Mode + Watchdog Clear | ## 7.3.1.3 Voltage Status Register - VSR Returns the status of the several voltage monitors. This register is also returned when writing to the Mode Control register (MCR). Table 13. Voltage Status Register - \$0/\$1 | | S3 | S2 | S1 | S0 | |------|------|------|-------|---------| | Read | VSOV | VSUV | VDDOT | BATFAIL | ## 7.3.1.3.1 VSOV - V<sub>SUP</sub> Overvoltage This read-only bit indicates an overvoltage condition on the VS1 pin. - 1 = Overvoltage condition. - 0 = Normal condition. # 7.3.1.3.2 VSUV - V<sub>SUP</sub> Undervoltage This read-only bit indicates an undervoltage condition on the VS1 pin. - 1 = Undervoltage condition - 0 = Normal condition ## 7.3.1.3.3 VDDOT - Main Voltage Regulator Overtemperature Warning This read-only bit indicates the main voltage regulator temperature reached the Overtemperature Prewarning threshold. - 1 = Overtemperature Prewarning - 0 = Normal ### 7.3.1.3.4 BATFAIL - Battery Fail Flag This read-only bit is set during power-up and indicates the 33912 had a Power-On-Reset (POR). Any access to the MCR or VSR clears the BATFAIL flag. - 1 = POR Reset has occurred - 0 = POR Reset has not occurred ## 7.3.1.4 Wake-up Control Register - WUCR This register is used to control the digital wake-up inputs. Writing the WUCR returns the Wake-up Status register (WUSR). Table 14. Wake-up Control Register - \$2 | | C3 | C2 | C1 | C0 | |-----------------|------------------------------|------|------|------| | Write | L4WE | L3WE | L2WE | L1WE | | Reset Value | 1 | 1 | 1 | 1 | | Reset Condition | POR, Reset mode or ext_reset | | | | ### 7.3.1.4.1 LxWE - Wake-up Input x Enable This write-only bit enables/disables which Lx inputs are enabled. In Stop and Sleep mode the LxWE bit determines which wake inputs are active for wake-up. If one of the Lx inputs is selected on the analog multiplexer, the corresponding LxWE is masked to 0. - 1 = Wake-up Input x enabled - 0 = Wake-up Input x disabled # 7.3.1.5 Wake-up Status Register - WUSR This register is used to monitor the digital wake-up inputs and is also returned when writing to the WUCR. Table 15. Wake-up Status Register - \$2/\$3 | | S3 | S2 | S1 | S0 | |------|----|----|----|----| | Read | L4 | L3 | L2 | L1 | ## 7.3.1.5.1 Lx - Wake-up Input x This read-only bit indicates the status of the corresponding Lx input. If the Lx input is not enabled, then the according Wake-up status returns 0. After a wake-up from Stop or Sleep mode these bits also allow to determine which input has caused the wake-up, by first reading the Interrupt Status register (ISR) and then reading the WUSR. The source of the wake-up is only reported on the first WUCR or WUSR access. - 1 = Lx pin high, or Lx is the source of the wake-up - 0 = Lx pin low, disabled or selected as an analog input # 7.3.1.6 LIN Control Register - LINCR This register controls the LIN physical interface block. Writing the LIN Control register (LINCR) returns the LIN Status register (LINSR). Table 16. LIN Control Register - \$4 | | C3 | C2 | C1 | C0 | |-----------------|-----------|-------------------------------------------------------|------|------| | Write | DIS_J2602 | RXONLY | LSR1 | LSR0 | | Reset Value | 0 | 0 | 0 | 0 | | Reset Condition | POR | POR, Reset mode,<br>ext_reset or LIN failure<br>gone* | PC | OR | <sup>\*</sup> LIN failure gone: if LIN failure (overtemp, TXD/RXD short) was set, the flag resets automatically when the failure is gone. ## 7.3.1.6.1 J2602 - LIN Dominant Voltage Select This write-only bit controls the J2602 circuitry. If the circuitry is enabled (bit sets to 0), the TXD-LIN-RXD communication works down to the battery undervoltage condition is detected. Below, the bus is in recessive state. If the circuitry is disabled (bit sets to 1), the communication TXD-LIN-RXD works down to 4.6 V (typical value). - 0 = Enabled J2602 feature - 1 = Disabled J2602 feature #### 7.3.1.6.2 RXONLY - LIN Receiver Operation Only This write-only bit controls the behavior of the LIN transmitter. In Normal mode, the activation of the RXONLY bit disables the LIN transmitter. In case of a LIN error condition, this bit is automatically set. In Stop mode this bit disables the LIN wake-up functionality, and the RXD pin reflects the state of the LIN bus. - 1 = only LIN receiver active (Normal mode) or LIN wake-up disabled (Stop mode) - 0 = LIN fully enabled #### 7.3.1.6.3 LSRx - LIN Slew Rate This write-only bit controls the LIN driver slew-rate in accordance with Table 17. Table 17. LIN Slew Rate Control | LSR1 | LSR0 | Description | |------|------|----------------------------------| | 0 | 0 | Normal Slew Rate (up to 20 kb/s) | | 0 | 1 | Slow Slew Rate (up to 10 kb/s) | | 1 | 0 | Fast Slew Rate (up to 100 kb/s) | | 1 | 1 | Reserved | ## 7.3.1.7 LIN Status Register - LINSR This register returns the status of the LIN physical interface block and is also returned when writing to the LINCR. Table 18. LIN Status Register - \$4/\$5 | | S3 | S2 | S1 | S0 | |------|---------|-------|-------|----| | Read | RXSHORT | TXDOM | LINOT | 0 | #### 7.3.1.7.1 RXSHORT - RXD Pin Short-circuit This read-only bit indicates a short-circuit condition on the RXD pin (shorted either to 5.0 V or to Ground). The short-circuit delay must be a worst case of 8µs to be detected and to shutdown the driver. To clear this bit, it must be read after the condition is gone (transition detected on RXD pin). The LIN driver is automatically re-enabled once the condition is gone and TXD is high. 1 = RXD short-circuit condition 0 = None #### 7.3.1.7.2 TXDOM - TXD Permanent Dominant This read-only bit signals the detection of a TXD pin stuck at dominant (Ground) condition and the resultant shutdown in the LIN transmitter. This condition is detected after the TXD pin remains in dominant state for more than 1 second (typical value). To clear this bit, it must be read after TXD has gone high. The LIN driver is automatically re-enabled once TXD goes High. 1 = TXD stuck at dominant fault detected 0 = None #### 7.3.1.7.3 LINOT - LIN Driver Overtemperature This read-only bit signals the LIN transceiver was shutdown due to overtemperature. The transmitter is automatically re-enabled after the overtemperature condition is gone and TXD is high. The LINOT bit is cleared after a SPI read once the condition is gone. 1 = LIN overtemperature shutdown 0 = None # 7.3.1.8 High-side Control Register - HSCR This register controls the operation of the high-side drivers. Writing to this register returns the high-side Status register (HSSR). Table 19. High-side Control Register - \$6 | | C3 | C2 | C1 | C0 | |-----------------|--------|--------|-----|------------------------------------| | Write | PWMHS2 | PWMHS1 | HS2 | HS1 | | Reset Value | 0 | 0 | 0 | 0 | | Reset Condition | POR | | | de, ext_reset, HSx<br>VSOV & HVSE) | ## 7.3.1.8.1 PWMHSx - PWM Input Control Enable This write-only bit enables/disables the PWMIN input pin to control the respective high-side switch. The corresponding high-side switch must be enabled (HSx bit). 1 = PWMIN input controls HSx output 0 = HSx is controlled only by the SPI #### 7.3.1.8.2 HSx - HSx Switch Control. This write-only bit enables/disables the corresponding high-side switch. 1 = HSx switch on 0 = HSx switch off # 7.3.1.9 High-side Status Register - HSSR This register returns the status of the high-side switches and is also returned when writing to the HSCR. Table 20. High-side Status Register - \$6/\$7 | | S3 | S2 | S1 | S0 | |------|-------|-------|-------|-------| | Read | HS2OP | HS2CL | HS10P | HS1CL | ## 7.3.1.9.1 High-side Thermal Shutdown A thermal shutdown of the high-side drivers is indicated by setting all HSxOP and HSxCL bits simultaneously. ### 7.3.1.9.2 HSxOP - High-side Switch Open Load Detection This read-only bit signals the high-side switches are conducting current below a certain threshold indicating possible load disconnection. - 1 = HSx Open Load detected (or thermal shutdown) - 0 = Normal # 7.3.1.9.3 HSxCL - High-side Current Limitation This read-only bit indicates the respective high-side switch is operating in current limitation mode. - 1 = HSx in current limitation (or thermal shutdown) - 0 = Normal ## 7.3.1.10 Low-side Control Register - LSCR This register controls the operation of the low-side drivers. Writing the low-side Control register (LSCR) also returns the low-side Status register (LSSR). Table 21. Low-side Control Register - \$8 | | C3 | C2 | C1 | C0 | |-----------------|--------|--------|-----------------------------------------------------------|-----| | Write | PWMLS2 | PWMLS1 | LS2 | LS1 | | Reset Value | 0 | 0 | 0 | 0 | | Reset Condition | POR | | POR, Reset mode, ext_reset, LSx overtemp or (VSOV & HVSE) | | #### 7.3.1.10.1 PWMLx - PWM Input Control Enable This write-only bit enables/disables the PWMIN input pin to control the respective low-side switch. The corresponding low-side switch must be enabled (LSx bit). - 1 = PWMIN input controls LSx - 0 = LSx is controlled only by the SPI #### 7.3.1.10.2 LSx - LSx Switch Control This write-only bit enables/disables the corresponding low-side switch. - 1 = LSx switch on - 0 = LSx switch off # 7.3.1.11 Low-side Status Register - LSSR This register returns the status of the low-side switches and is also returned when writing to the LSCR. Table 22. Low-side Status Register - \$8/\$9 | | С3 | C2 | C1 | C0 | |------|-------|-------|-------|-------| | Read | LS2OP | LS2CL | LS10P | LS1CL | #### 7.3.1.11.1 Low-side Thermal Shutdown A thermal shutdown of the low-side drivers is indicated by setting all LSxOP and LSxCL bits simultaneously. ## 7.3.1.11.2 LSxOP - Low-side Switch Open Load Detection This read-only bit signals the low-side switches are conducting current below a certain threshold indicating possible load disconnection. 1 = LSx Open Load detected (or thermal shutdown) 0 = Normal #### 7.3.1.11.3 LSxCL - Low-side Current Limitation This read-only bit indicates the respective low-side switch is operating in current limitation mode. 1 = LSx in current limitation (or thermal shutdown) 0 = Normal # 7.3.1.12 Timing Control Register - TIMCR This register allows to configure the watchdog, the cyclic sense and Forced Wake-up periods. Writing to the Timing Control register (TIMCR) also returns the Watchdog Status register (WDSR). Table 23. Timing Control Register - \$A | | C3 | C2 | C1 | C0 | |-----------------|--------|-------|-------|-------| | Write | CS/WD | WD2 | WD1 | WD0 | | VVIIC | 00/11/ | CYST2 | CYST1 | CYST0 | | Reset Value | - | 0 | 0 | 0 | | Reset Condition | - | POR | | | # 7.3.1.12.1 CS/WD - Cyclic Sense or Watchdog Prescaler Select This write-only bit selects which prescaler is being written to, the Cyclic Sense/Forced Wake-up prescaler or the Watchdog prescaler. 1 = Cyclic Sense/Forced Wake-up Prescaler selected 0 = Watchdog Prescaler select ## 7.3.1.12.2 WDx - Watchdog Prescaler This write-only bits selects the divider for the watchdog prescaler and therefore selects the watchdog period in accordance with <u>Table 24</u>. This configuration is valid only if windowing watchdog is active. Table 24. Watchdog Prescaler | WD2 | WD1 | WD0 | Prescaler Divider | |-----|-----|-----|-------------------| | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 2 | | 0 | 1 | 0 | 4 | | 0 | 1 | 1 | 6 | | 1 | 0 | 0 | 8 | | 1 | 0 | 1 | 10 | | 1 | 1 | 0 | 12 | | 1 | 1 | 1 | 14 | ## 7.3.1.12.3 CYSTx - Cyclic Sense Period Prescaler Select This write-only bits selects the interval for the wake-up cyclic sensing together with the bit CYSX8 in the Configuration register (CFR) (see page 50). This option is only active if one of the high-side switches is enabled when entering in Stop or Sleep mode. Otherwise, a timed wake-up is performed after the period shown in Table 25. Table 25. Cyclic Sense and Force Wake up Interval | CYSX8 <sup>(73</sup> | CYST2 | CYST1 | CYST0 | Interval | |----------------------|-------|-------|-------|---------------------------------| | Х | 0 | 0 | 0 | No cyclic sense <sup>(74)</sup> | | 0 | 0 | 0 | 1 | 20 ms | | 0 | 0 | 1 | 0 | 40 ms | | 0 | 0 | 1 | 1 | 60 ms | | 0 | 1 | 0 | 0 | 80 ms | | 0 | 1 | 0 | 1 | 100 ms | | 0 | 1 | 1 | 0 | 120 ms | | 0 | 1 | 1 | 1 | 140 ms | | 1 | 0 | 0 | 1 | 160 ms | | 1 | 0 | 1 | 0 | 320 ms | | 1 | 0 | 1 | 1 | 480 ms | | 1 | 1 | 0 | 0 | 640 ms | | 1 | 1 | 0 | 1 | 800 ms | | 1 | 1 | 1 | 0 | 960 ms | | 1 | 1 | 1 | 1 | 1120 ms | - 73. bit CYSX8 is located in Configuration register (CFR) - 74. No Cyclic Sense and no Force Wake-up available. ## 7.3.1.13 Watchdog Status Register - WDSR This register returns the Watchdog status information and is also returned when writing to the TIMCR. Table 26. Watchdog Status Register - \$A/\$B | | S3 | S2 | S1 | S0 | |------|------|-------|-------|------| | Read | WDTO | WDERR | WDOFF | WDWO | ### 7.3.1.13.1 WDTO - Watchdog Timeout This read-only bit signals the last reset was caused by either a watchdog timeout or by an attempt to clear the Watchdog within the window closed. Any access to this register or the Timing Control register (TIMCR) clears the WDTO bit. 1 = Last reset caused by watchdog timeout 0 = None ## 7.3.1.13.2 WDERR - Watchdog Error This read-only bit signals the detection of a missing watchdog resistor. In this condition the watchdog is using the internal, lower precision timebase. The Windowing function is disabled. 1 = WDCONF pin resistor missing 0 = WDCONF pin resistor not floating ### 7.3.1.13.3 WDOFF - Watchdog Off This read-only bit signals the watchdog pin connected to Ground and therefore disabled. In this case watchdog timeouts are disabled and the device automatically enters Normal mode out of Reset. This might be necessary for software debugging and for programming the Flash memory. 1 = Watchdog is disabled 0 = Watchdog is enabled ## 7.3.1.13.4 WDWO - Watchdog Window Open This read-only bit signals when the watchdog window is open for clears. The purpose of this bit is for testing. Should be ignored in case WDERR is High. 1 = Watchdog window open 0 = Watchdog window closed # 7.3.1.14 Analog Multiplexer Control Register - MUXCR This register controls the analog multiplexer and selects the divider ration for the Lx input divider. Table 27. Analog Multiplexer Control Register -\$C | | C3 | C2 | C1 | C0 | |-----------------|------|------------------------------|-----|-----| | Write | LXDS | MX2 | MX1 | MX0 | | Reset Value | 1 | 0 | 0 | 0 | | Reset Condition | POR | POR, Reset mode or ext_reset | | | #### 7.3.1.14.1 LXDS - Lx Analog Input Divider Select This write-only bit selects the resistor divider for the Lx analog inputs. Voltage is internally clamped to VDD. 0 = Lx Analog divider: 1 1 = Lx Analog divider: 3.6 (typ.) # 7.3.1.15 MXx - Analog Multiplexer Input Select These write-only bits selects which analog input is multiplexed to the ADOUT0 pin according to Table 28. When disabled or when in Stop or Sleep mode, the output buffer is not powered and the ADOUT0 output is left floating to achieve lower current consumption. **Table 28. Analog Multiplexer Channel Select** | MX2 | MX1 | MX0 | Meaning | |-----|-----|-----|----------------------------------------| | 0 | 0 | 0 | Disabled | | 0 | 0 | 1 | Reserved | | 0 | 1 | 0 | Die Temperature Sensor <sup>(75)</sup> | | 0 | 1 | 1 | VSENSE input | | 1 | 0 | 0 | L1 input | | 1 | 0 | 1 | L2 input | | 1 | 1 | 0 | L3 input | | 1 | 1 | 1 | L4 input | #### Notes # 7.3.1.16 Configuration Register - CFR This register controls the Hall Sensor Supply enable/disable, the cyclic sense timing multiplier, enables/disables the Current Sense Auto-zero function and selects the gain for the current sense amplifier. Table 29. Configuration Register - \$D | | СЗ | C2 | C1 | C0 | |-----------------|------------------------------|-------|------|------| | Write | HVDD | CYSX8 | CSAZ | CSGS | | Reset Value | 0 | 0 | 0 | 0 | | Reset Condition | POR, Reset mode or ext_reset | POR | POR | POR | #### 7.3.1.16.1 HVDD - Hall Sensor Supply Enable This write-only bit enables/disables the state of the hall sensor supply. 1 = HVDD on 0 = HVDD off # 7.3.1.16.2 CYSX8 - Cyclic Sense Timing x 8 This write-only bit influences the cyclic sense and Forced Wake-up period as shown in Table . 1 = Multiplier enabled 0 = None #### 7.3.1.16.3 CSAZ - Current Sense Auto-Zero Function Enable This write-only bit enables/disables the circuitry to lower the offset voltage of the current sense amplifier. 1 = Auto-zero function enabled 0 = Auto-zero function disabled ### 7.3.1.16.4 CSGS - Current Sense Amplifier Gain Select This write-only bit selects the gain of the current sense amplifier. 1 = 14.5 (typ.) 0 = 30 (typ.) ## 7.3.1.17 Interrupt Mask Register - IMR This register allows masking of some of the interrupt sources. No interrupt is generated to the MCU and no flag is set in the ISR register. The 5.0 V Regulator overtemperature prewarning interrupt and undervoltage ( $V_{SUV}$ ) interrupts can not be masked and always causes an interrupt. Writing to the IMR returns the ISR. Table 30. Interrupt Mask Register - \$E | | C3 | C2 | C1 | C0 | |-----------------|-----|-----|------|-----| | Write | HSM | LSM | LINM | VMM | | Reset Value | 1 | 1 | 1 | 1 | | Reset Condition | POR | | | | ### 7.3.1.17.1 HSM - High-side Interrupt Mask This write-only bit enables/disables interrupts generated in the high-side block. 1 = HS Interrupts Enabled 0 = HS Interrupts Disabled ### 7.3.1.17.2 LSM - Low-side Interrupt Mask This write-only bit enables/disables interrupts generated in the low-side block. 1 = LS Interrupts Enabled 0 = LS Interrupts Disabled #### 7.3.1.17.3 LINM - LIN Interrupts Mask This write-only bit enables/disables interrupts generated in the LIN block. 1 = LIN Interrupts Enabled 0 = LIN Interrupts Disabled #### 7.3.1.17.4 VMM - Voltage Monitor Interrupt Mask This write-only bit enables/disables interrupts generated in the Voltage Monitor block. The only maskable interrupt in the Voltage Monitor block is the $V_{SUP}$ overvoltage interrupt. 1 = Interrupts Enabled 0 = Interrupts Disabled # 7.3.1.18 Interrupt Source Register - ISR This register allows the <u>MC</u>U to determine the source of the last interrupt or wake-up respectively. A read of the register acknowledges the interrupt and leads IRQ pin to high, in case there are no other pending interrupts. If there are pending interrupts, IRQ is driven high for 10 µs and then be driven low again. This register is also returned when writing to the Interrupt Mask register (IMR). Table 31. Interrupt Source Register - \$E/\$F | | S3 | S2 | S1 | S0 | |------|------|------|------|------| | Read | ISR3 | ISR2 | ISR1 | ISR0 | # 7.3.1.18.1 ISRx - Interrupt Source Register These read-only bits indicate the interrupt source following $\underline{\text{Table 32}}$ . If no interrupt is pending then all bits are 0. If more than one interrupt is pending, the interrupt sources are handled sequentially multiplex. **Table 32. Interrupt Sources** | | | | | Interrupt Source | | | | |------|------|------|------|-----------------------------------------------------------------|------------------------------------------|---------|--| | ISR3 | ISR2 | ISR1 | ISR0 | none maskable | maskable | | | | 0 | 0 | 0 | 0 | no interrupt | no interrupt | none | | | 0 | 0 | 0 | 1 | Lx Wake-up from Stop and Sleep mode | - | highest | | | 0 | 0 | 1 | 0 | - | HS Interrupt (Overtemperature) | | | | 0 | 0 | 1 | 1 | - | LS Interrupt (Overtemperature) | | | | 0 | 1 | 0 | 0 | LIN Wake-up | LIN Interrupt (RXSHORT, TXDOM, LIN OT) | | | | 0 | 1 | 0 | 1 | Voltage Monitor Interrupt (Low Voltage and VDD overtemperature) | Voltage Monitor Interrupt (High Voltage) | | | | 0 | 1 | 1 | 0 | Forced Wake-up | - | lowest | | # **8** Typical Application The 33912 can be configured in several applications. The figure below shows the 33912 in the typical Slave Node Application. | 9 | MC33912BAC Product Specifications, Pages 54 to 104 | |-------|----------------------------------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 33912 | | | | | # 10 Internal Block Diagram Figure 25. 33912 Simplified Internal Block Diagram # 11 Pin Connections Figure 26. 33912 Pin Connections A functional description of each pin can be found in the Functional Pin Description on page 74. Table 33. 33912 Pin Definitions | Pin | Pin Name | Formal Name | Definition | |-----|----------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 1 | RXD | Receiver Output | This pin is the receiver output of the LIN interface which reports the state of the bus voltage to the MCU interface. | | 2 | TXD | Transmitter Input | This pin is the transmitter input of the LIN interface which controls the state of the bus output. | | 3 | MISO | SPI Output | SPI (Serial Peripheral Interface) data output. When $\overline{\text{CS}}$ is high, pin is in the high-impedance state. | | 4 | MOSI | SPI Input | SPI (Serial Peripheral Interface) data input. | | 5 | SCLK | SPI Clock | SPI (Serial Peripheral Interface) clock Input. | | 6 | CS | SPI Chip Select | SPI (Serial Peripheral Interface) chip select input pin. CS is active low. | | 7 | ADOUT0 | Analog Output Pin 0 | Analog Multiplexer Output. | | 8 | PWMIN | PWM Input | High-side and Low-side Pulse Width Modulation Input. | | 9 | RST | Internal Reset I/O | Bidirectional Reset I/O pin - driven low when any internal reset source is asserted. RST is active low. | | 10 | IRQ | Internal Interrupt<br>Output | Interrupt output pin, indicating wake-up events from Stop mode or events from Normal and Normal request modes. IRQ is active low. | | 11 | ADOUT1 | Analog Output Pin 1 | Current sense analog output. | Table 33. 33912 Pin Definitions (continued) | Pin | Pin Name | Formal Name | Definition | |----------------------|----------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | WDCONF | Watchdog<br>Configuration Pin | This input pin is for configuration of the watchdog period and allows the disabling of the watchdog. | | 13 | LIN | LIN Bus | This pin represents the single-wire bus transmitter and receiver. | | 14 | LGND | LIN Ground Pin | This pin is the device LIN ground connection. It is internally connected to the PGND pin. | | 15<br>16 | ISENSEL<br>ISENSEH | Current Sense Pins | Current Sense differential inputs. | | 17<br>19 | LS2<br>LS1 | Low-side Outputs | Relay drivers low-side outputs. | | 18 | PGND | Power Ground Pin | This pin is the device low-side ground connection. It is internally connected to the LGND pin. | | 20<br>21<br>22<br>23 | L4<br>L3<br>L2<br>L1 | Wake-up Inputs | These pins are the wake-up capable digital inputs <sup>(76)</sup> . In addition, all Lx inputs can be sensed analog via the analog multiplexer. | | 24<br>25 | HS2<br>HS1 | High-side Outputs | High-side switch outputs. | | 26<br>27 | VS2<br>VS1 | Power Supply Pin | These pins are device battery level power supply pins.VS2 is supplying the HSx drivers while VS1 supplies the remaining blocks. <sup>(77)</sup> | | 29 | VSENSE | Voltage Sense Pin | Battery voltage sense input. (78) | | 30 | HVDD | Hall Sensor Supply<br>Output | +5.0 V switchable supply output pin. <sup>(79)</sup> | | 31 | VDD | Voltage Regulator<br>Output | +5.0 V main voltage regulator output pin. (80) | | 32 | AGND | Analog Ground Pin | This pin is the device analog ground connection. | - 76. When used as digital input, a series 33 k $\Omega$ resistor must be used to protect against automotive transients. - 77. Reverse battery protection series diodes must be used externally to protect the internal circuitry. - 78. This pin can be connected directly to the battery line for voltage measurements. The pin is self protected against reverse battery connections. It is strongly recommended to connect a 10 k $\Omega$ resistor in series with this pin for protection purposes. - 79. External capacitor (1.0 $\mu$ F < C < 10 $\mu$ F; 0.1 $\Omega$ < ESR < 5.0 $\Omega$ ) required. - 80. External capacitor (2.0 $\mu$ F < C < 100 $\mu$ F; 0.1 $\Omega$ < ESR < 10.0 $\Omega$ ) required. # 12 Electrical Characteristics # 12.1 Maximum Ratings #### **Table 34. Maximum Ratings** All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Symbol | Ratings | Value | Unit | Notes | |-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|-------| | lectrical Rating | ds . | | 1 | - | | V <sub>SUP(SS)</sub><br>V <sub>SUP(PK)</sub> | Supply Voltage at VS1 and VS2 • Normal Operation (DC) • Transient Conditions (load dump) | -0.3 to 27<br>-0.3 to 40 | V | | | $V_{DD}$ | Supply Voltage at VDD | -0.3 to 5.5 | V | | | V <sub>IN</sub> | Input / Output Pins Voltage • CS, RST, SCLK, PWMIN, ADOUT0, ADOUT1, MOSI, MISO, TXD, RXD, HVDD | -0.3 to V <sub>DD</sub> +0.3 | V | (81) | | $V_{IN(IRQ)}$ | Interrupt Pin (IRQ) | -0.3 to 11 | | (82) | | V <sub>HS</sub> | HS1 and HS2 Pin Voltage (DC) | -0.3 to V <sub>SUP</sub> +0.3 | V | | | V <sub>LS</sub> | LS1 and LS2 Pin Voltage (DC) | -0.3 to 45 | V | | | V <sub>LxDC</sub><br>V <sub>LxTR</sub> | L1, L2, L3 and L4 Pin Voltage • Normal Operation with a series 33 kΩ resistor (DC) • Transient input voltage with external component (according to ISO7637-2) (See Figure 28) | -18 to 40<br>±100 | V | | | V <sub>ISENSE</sub> | ISENSEH and ISENSEL Pin Voltage (DC) | -0.3 to 40 | V | | | V <sub>VSENSE</sub> | VSENSE Pin Voltage (DC) | -27 to 40 | V | | | V <sub>BUSDC</sub><br>V <sub>BUSTR</sub> | LIN Pin Voltage • Normal Operation (DC) • Transient input voltage with external component (according to ISO7637-2) (See Figure 27) | -18 to 40<br>-150 to 100 | V | | | I <sub>VDD</sub> | VDD output current | Internally Limited | Α | | | V <sub>ESD1-1</sub><br>V <sub>ESD1-2</sub><br>V <sub>ESD2</sub> | ESD Voltage • Human Body Model - LIN Pin • Human Body Model - all other Pins • Machine Model • Charge Device Model | ±8000<br>±2000<br>±150 | V | (83) | | V <sub>ESD3-1</sub><br>V <sub>ESD3-2</sub> | • Corner Pins (Pins 1, 8, 9, 16, 17, 24, 25, and 32) • All other Pins (Pins 2-7, 10-15, 18-23, 26-31) | ±750<br>±500 | | | - 81. Exceeding voltage limits on specified pins may cause a malfunction or permanent damage to the device. - 82. Extended voltage range for programming purpose only. - 83. Testing is performed in accordance with the Human Body Model ( $C_{ZAP}$ = 100 pF, $R_{ZAP}$ = 1500 $\Omega$ ), Machine Model ( $C_{ZAP}$ = 200 pF, $R_{ZAP}$ = 0 $\Omega$ ) and the Charge Device Model, Robotic ( $C_{ZAP}$ = 4.0 pF). #### Table 34. Maximum Ratings (continued) All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Symbol | Ratings | Value | Unit | Notes | |-------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|--------------------------| | Thermal Ratings | s | <u> </u> | 1 | - | | T <sub>A</sub> | Operating Ambient Temperature<br>33912<br>34912 | -40 to 125<br>-40 to 85 | °C | (84) | | T <sub>J</sub> | Operating Junction Temperature | -40 to 150 | °C | | | T <sub>STG</sub> | Storage Temperature | -55 to 150 | °C | | | $R_{ hetaJA}$ | Thermal Resistance, Junction to Ambient Natural Convection, Single Layer board (1s) Natural Convection, Four Layer board (2s2p) | 85<br>56 | °C/W | (85), (86)<br>(85), (87) | | $R_{ heta JC}$ | Thermal Resistance, Junction to Case | 23 | °C/W | (88) | | T <sub>PPRT</sub> | Peak Package Reflow Temperature During Reflow | Note 90 | °C | (89), (90) | - 84. The limiting factor is junction temperature; taking into account the power dissipation, thermal resistance, and heat sinking. - 85. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 86. Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal. - 87. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. - 88. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 89. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. - 90. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics. # 12.2 Static Electrical Characteristics #### **Table 35. Static Electrical Characteristics** Symbol Supply Voltage Range (VS1, VS2) Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. Min Тур Characteristic | $V_{SUP}$ | Nominal Operating Voltage | 5.5 | _ | 18 | V | | |--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|----------|----|----------------------| | V <sub>SUPOP</sub> | Functional Operating Voltage | - | - | 27 | V | (91) | | V <sub>SUPLD</sub> | Load Dump | - | - | 40 | V | | | pply Current R | tange (V <sub>SUP</sub> = 13.5 V) | • | 1 | | | | | I <sub>RUN</sub> | Normal Mode (I <sub>OUT</sub> at V <sub>DD</sub> = 10 mA), LIN Recessive State | _ | 4.5 | 10 | mA | (92) | | I <sub>STOP</sub> | Stop mode, VDD ON with $I_{OUT}$ = 100 $\mu$ A, LIN Recessive State • 5.5 V < $V_{SUP}$ < 12 V • $V_{SUP}$ = 13.5 V | -<br>- | 48<br>58 | 80<br>90 | μΑ | (92), (93<br>(94) | | I <sub>SLEEP</sub> | Sleep mode, VDD OFF, LIN Recessive State<br>• 5.5 V < $V_{SUP}$ < 12 V<br>• 12 V $\leq V_{SUP}$ < 13.5 V | -<br>- | 27<br>37 | 35<br>48 | μΑ | (92), (9 | | I <sub>CYCLIC</sub> | Cyclic Sense Supply Current Adder <sup>(95)</sup> | - | 10 | - | μA | | | pply Under/ov | ervoltage Detections | • | | | | ı | | V <sub>BATFAIL</sub><br>V <sub>BATFAIL_HYS</sub> | Power-On Reset (BATFAIL) • Threshold (measured on VS1) • Hysteresis (measured on VS1) | 1.5 | 3.0<br>0.9 | 3.9<br>- | V | (96)<br>(95)<br>(95) | | V <sub>SUV</sub><br>V <sub>SUV_HYS</sub> | V <sub>SUP</sub> Undervoltage Detection (VSUV Flag) (Normal and Normal Request modes, Interrupt Generated) • Threshold (measured on VS1) • Hysteresis (measured on VS1) | 5.55<br>– | 6.0<br>1.0 | 6.6<br>- | V | | | V <sub>SOV</sub><br>V <sub>SOV_HYS</sub> | V <sub>SUP</sub> Overvoltage Detection (VSOV Flag) (Normal and Normal Request modes, Interrupt Generated) • Threshold (measured on VS1) • Hysteresis (measured on VS1) | 18 – | 19.25<br>1.0 | 20.5 | V | | #### Notes - 91. Device is fully functional. All features are operating. - 92. Total current ( $I_{VS1} + I_{VS2}$ ) measured at GND pins excluding all loads, cyclic sense disabled. - 93. Total $I_{DD}$ current (including loads) below 100 $\mu A$ . - 94. Stop and Sleep modes current increases if $V_{SUP}$ exceeds 13.5 V. - 95. This parameter is guaranteed by process monitoring but not production tested. - 96. The Flag is set during power up sequence. To clear the flag, a SPI read must be performed. Unit Notes Max Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|----------|------|-------| | Voltage Regulate | or <sup>(97)</sup> (VDD) | | | | | | | V <sub>DDRUN</sub> | Normal Mode Output Voltage • 1.0 mA < I <sub>VDD</sub> < 50 mA; 5.5 V < V <sub>SUP</sub> < 27 V | 4.75 | 5.00 | 5.25 | V | | | I <sub>VDDRUN</sub> | Normal Mode Output Current Limitation | 60 | 110 | 200 | mA | | | V <sub>DDDROP</sub> | Dropout Voltage • I <sub>VDD</sub> = 50 mA | - | 0.1 | 0.25 | V | (98) | | V <sub>DDSTOP</sub> | Stop Mode Output Voltage • I <sub>VDD</sub> < 5.0 mA | 4.75 | 5.0 | 5.25 | V | | | I <sub>VDDSTOP</sub> | Stop Mode Output Current Limitation | 6.0 | 12 | 36 | mA | | | LR <sub>RUN</sub><br>LR <sub>STOP</sub> | Line Regulation • Normal mode, 5.5 V < V <sub>SUP</sub> < 18 V; I <sub>VDD</sub> = 10 mA • Stop mode, 5.5 V < V <sub>SUP</sub> < 18 V; I <sub>VDD</sub> = 1.0 mA | | 20<br>5.0 | 25<br>25 | mV | | | LD <sub>RUN</sub><br>LD <sub>STOP</sub> | Load Regulation • Normal mode, 1.0 mA < I <sub>VDD</sub> < 50 mA • Stop mode, 0.1 mA < I <sub>VDD</sub> < 5.0 mA | | 15<br>10 | 80<br>50 | mV | | | T <sub>PRE</sub> | Overtemperature Prewarning (Junction) • Interrupt generated, VDDOT Bit Set | 110 | 125 | 140 | °C | (99) | | T <sub>PRE_HYS</sub> | Overtemperature Prewarning Hysteresis | - | 10 | - | °C | (99) | | T <sub>SD</sub> | Overtemperature Shutdown Temperature (Junction) | 155 | 170 | 185 | °C | (99) | | T <sub>SD_HYS</sub> | Overtemperature Shutdown Hysteresis | - | 10 | - | °C | (99) | | Hall Sensor Sup | ply Output <sup>(100)</sup> (HVDD) | | | | | | | H <sub>VDDACC</sub> | V <sub>DD</sub> Voltage matching H <sub>VDDACC</sub> = (H <sub>VDD</sub> -V <sub>DD</sub> ) / V <sub>DD</sub> * 100% • I <sub>HVDD</sub> = 15 mA | -2.0 | _ | 2.0 | % | | | I <sub>HVDD</sub> | Current Limitation | 20 | 30 | 50 | mA | | | H <sub>VDDDROP</sub> | Dropout Voltage • I <sub>HVDD</sub> = 15 mA; I <sub>VDD</sub> = 5.0 mA | - | 160 | 300 | mV | | | LR <sub>HVDD</sub> | Line Regulation • I <sub>HVDD</sub> = 5.0 mA; I <sub>VDD</sub> = 5.0 mA | - | 25 | 40 | mV | | | LD <sub>HVDD</sub> | Load Regulation<br>• 1.0 mA > I <sub>HVDD</sub> > 15 mA; I <sub>VDD</sub> = 5.0 mA | - | 10 | 20 | mV | | - 97. Specification with external capacitor 2.0 $\mu F$ < C < 100 $\mu F$ and 100 m $\Omega$ $\leq$ ESR $\leq$ 10 $\Omega$ . - 98. Measured when voltage has dropped 250 mV below its nominal Value (5.0 V). - 99. This parameter is guaranteed by process monitoring but not production tested. - 100. Specification with external capacitor 1.0 $\mu F$ < C < 10 $\mu F$ and 100 m $\Omega$ $\leq$ ESR $\leq$ 10 $\Omega$ . Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |----------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------|------|-----------------------|------|-------| | ST Input/outpu | ut Pin (RST) | | | | | • | | V <sub>RSTTH</sub> | VDD Low Voltage Reset Threshold | 4.3 | 4.5 | 4.7 | V | | | V <sub>OL</sub> | Low-state Output Voltage<br>• $I_{OUT}$ = 1.5 mA; 3.5 V $\leq$ V <sub>SUP</sub> $\leq$ 27 V | 0.0 | - | 0.9 | V | | | I <sub>OH</sub> | High-state Output Current (0 < V <sub>OUT</sub> < 3.5 V) | -150 | -250 | -350 | μA | | | I <sub>PD_MAX</sub> | Pull-down Current Limitation (internally limited) V <sub>OUT</sub> = V <sub>DD</sub> | 1.5 | - | 8.0 | mA | | | $V_{IL}$ | Low-state Input Voltage | -0.3 | - | 0.3 x V <sub>DD</sub> | V | | | $V_{IH}$ | High-state Input Voltage | 0.7 x V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | | | IISO SPI Outpu | t Pin (MISO) | | | | | • | | V <sub>OL</sub> | Low-state Output Voltage • I <sub>OUT</sub> = 1.5 mA | 0.0 | - | 1.0 | V | | | V <sub>OH</sub> | High-state Output Voltage • I <sub>OUT</sub> = -250 μA | V <sub>DD</sub> -0.9 | - | V <sub>DD</sub> | V | | | I <sub>TRIMISO</sub> | Tri-state Leakage Current • 0 V ≤ V <sub>MISO</sub> ≤ V <sub>DD</sub> | -10 | - | 10 | μA | | | PI Input Pins (I | MOSI, SCLK, CS) | 1 | | l l | | _I | | V <sub>IL</sub> | Low-state Input Voltage | -0.3 | _ | 0.3 x V <sub>DD</sub> | V | | | V <sub>IH</sub> | High-state Input Voltage | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> +0.3 | V | | | I <sub>IN</sub> | MOSI, SCLK Input Current • $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{DD}}$ | -10 | _ | 10 | μA | | | I <sub>PU</sub> CS | CS Pull-up Current • 0 V < V <sub>IN</sub> < 3.5 V | 10 | 20 | 30 | μA | | | nterrupt Outpu | t Pin (IRQ) | 1 | | 1 | | · I | | V <sub>OL</sub> | Low-state Output Voltage • I <sub>OUT</sub> = 1.5 mA | 0.0 | - | 0.8 | ٧ | | | V <sub>OH</sub> | High-state Output Voltage • I <sub>OUT</sub> = -250 μA | V <sub>DD</sub> -0.8 | - | V <sub>DD</sub> | V | | | V <sub>OH</sub> | Leakage Current • V <sub>DD</sub> ≤ V <sub>OUT</sub> ≤ 10 V | - | - | 2.0 | mA | | | ulse Width Mo | dulation Input Pin (PWMIN) | , <u>, , , , , , , , , , , , , , , , , , </u> | | L L | | 1 | | V <sub>IL</sub> | Low-state Input Voltage | -0.3 | - | 0.3 x V <sub>DD</sub> | V | | | V <sub>IH</sub> | High-state Input Voltage | 0.7 x V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | | | I <sub>PUPWMIN</sub> | Pull-up current • 0 V < V <sub>IN</sub> < 3.5 V | 10 | 20 | 30 | μA | | **Symbol** Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. Min Typ Max Unit **Notes** Characteristic | -side Outpu | ts HS1 and HS2 Pins (HS1, HS2) | | | | | | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|-----------------------|----|------| | R <sub>DS(on)</sub> | Output Drain-to-Source On Resistance<br>• $T_J = 25$ °C, $I_{LOAD} = 50$ mA; $V_{SUP} > 9.0$ V<br>• $T_J = 150$ °C, $I_{LOAD} = 50$ mA; $V_{SUP} > 9.0$ V<br>• $T_J = 150$ °C, $I_{LOAD} = 30$ mA; $5.5$ V < $V_{SUP} < 9.0$ V | | -<br>-<br>- | 7.0<br>10<br>14 | Ω | (101 | | I <sub>LIMHSX</sub> | Output Current Limitation • 0 V < V <sub>OUT</sub> < V <sub>SUP</sub> - 2.0 V | 60 | 120 | 250 | mA | (102 | | I <sub>OLHSX</sub> | Open Load Current Detection | _ | 5.0 | 7.5 | mA | (103 | | I <sub>LEAK</sub> | Leakage Current • -0.2 V < V <sub>HSX</sub> < V <sub>S2</sub> + 0.2 V | - | - | 10 | μΑ | | | V <sub>THSC</sub> | Short-circuit Detection Threshold • 5.5 V < V <sub>SUP</sub> < 27 V | V <sub>SUP</sub> -2.0 | - | - | V | (104 | | T <sub>HSSD</sub> | Overtemperature Shutdown | 150 | 165 | 180 | °C | (10) | | THSSD_HYS | Overtemperature Shutdown Hysteresis | - | 10 | - | °C | (10 | | -side Output | ts LS1 and LS2 Pins (LS1, LS2) | | | | | • | | R <sub>DS(on)</sub> | Output Drain-to-Source On Resistance<br>• $T_J = 25$ °C, $I_{LOAD} = 150$ mA, $V_{SUP} > 9.0$ V<br>• $T_J = 125$ °C, $I_{LOAD} = 150$ mA, $V_{SUP} > 9.0$ V<br>• $T_J = 125$ °C, $I_{LOAD} = 120$ mA, $5.5$ V < $V_{SUP} < 9.0$ V | -<br>-<br>- | -<br>-<br>- | 2.5<br>4.5<br>10 | Ω | | | I <sub>LIMLSX</sub> | Output Current Limitation • 2.0 V < V <sub>OUT</sub> < V <sub>SUP</sub> | 160 | 275 | 350 | mA | (10 | | I <sub>OLLSX</sub> | Open Load Current Detection | _ | 8.0 | 12 | mA | (10 | | I <sub>LEAK</sub> | Leakage Current • -0.2 V < V <sub>OUT</sub> < VS1 | - | _ | 10 | μА | | | $V_{CLAMP}$ | Active Output Energy Clamp • I <sub>OUT</sub> = 150 mA | V <sub>SUP</sub> +2.0 | _ | V <sub>SUP</sub> +5.0 | V | | | V <sub>THSC</sub> | Short-circuit Detection Threshold • 5.5 V < V <sub>SUP</sub> < 27 V | 2.0 | _ | - | V | (10 | | T <sub>LSSD</sub> | Overtemperature Shutdown | 150 | 165 | 180 | °C | (11) | | Γ <sub>LSSD_HYS</sub> | Overtemperature Shutdown Hysteresis | | 10 | _ | °C | (10 | - 101. This parameter is production tested up to $T_A$ = 125 °C and guaranteed by process monitoring up to $T_J$ = 150 °C. - 102. When overcurrent occurs, the corresponding high-side stays ON with limited current capability and the HSxCL flag is set in the HSSR. - 103. When open load occurs, the flag (HSxOP) is set in the HSSR. - 104. When short-circuit occurs and if HVSE flag is enabled, both HS automatic shutdown. - 105. When overtemperature shutdown occurs, both high-sides are turned off. All flags in HSSR are set. - 106. Guaranteed by characterization but not production tested - 107. When overcurrent occurs, the corresponding low-side stays ON with limited current capability and the LSxCL flag is set in the LSSR. - 108. When open load occurs, the flag (LSxOP) is set in the LSSR. - 109. When short-circuit occurs and if HVSE Flag is enabled, both LS automatic shutdown - 110. When overtemperature shutdown occurs, both low-sides are turned off. All flags in LSSR are set. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|-----------------|------|-------| | L1, L2, L3 and L4 | Input Pins (L1, L2, L3, L4) | | | | | • | | $V_{THL}$ | Low Detection Threshold • 5.5 V < V <sub>SUP</sub> < 27 V | 2.0 | 2.5 | 3.0 | V | | | V <sub>THH</sub> | High Detection Threshold • 5.5 V < V <sub>SUP</sub> < 27 V | 3.0 | 3.5 | 4.0 | V | | | V <sub>HYS</sub> | Hysteresis • 5.5 V < V <sub>SUP</sub> < 27 V | 0.5 | 1.0 | 1.5 | ٧ | | | I <sub>IN</sub> | Input Current -0.2 V < V <sub>IN</sub> < VS1 | -10 | - | 10 | μА | (111) | | $R_{LXIN}$ | Analog Input Impedance | 800 | 1550 | _ | kΩ | (112) | | RATIO <sub>LX</sub> | Analog Input Divider Ratio (RATIO <sub>Lx</sub> = V <sub>Lx</sub> / V <sub>ADOUT0</sub> ) • LXDS (Lx Divider Select) = 0 • LXDS (Lx Divider Select) = 1 | 0.95<br>3.42 | 1.0<br>3.6 | 1.05<br>3.78 | | | | V <sub>RATIOLx-OFFSET</sub> | Analog Output offset Ratio • LXDS (Lx Divider Select) = 0 • LXDS (Lx Divider Select) = 1 | -80<br>-22 | 0.0<br>0.0 | 80<br>22 | mV | | | LX <sub>MATCHING</sub> | Analog Inputs Matching • LXDS (Lx Divider Select) = 0 • LXDS (Lx Divider Select) = 1 | 96<br>96 | 100<br>100 | 104<br>104 | % | | | Window Watchdo | g Configuration Pin (WDCONF) | | | | • | • | | R <sub>EXT</sub> | External Resistor Range | 20 | - | 200 | kΩ | | | WD <sub>ACC</sub> | Watchdog Period Accuracy with External Resistor (Excluding Resistor Accuracy) | -15 | - | 15 | % | (113) | | Analog Multiplexe | r | | | | | | | S <sub>TTOV</sub> | Internal Chip Temperature Sense Gain | _ | 10.5 | _ | mV/K | | | RATIO <sub>VSENSE</sub> | VSENSE Input Divider Ratio (RATIO <sub>VSENSE</sub> = V <sub>VSENSE</sub> / V <sub>ADOUT0</sub> ) • 5.5 V < V <sub>SUP</sub> < 27 V | 5.0 | 5.25 | 5.5 | | | | OFFSET <sub>VSENSE</sub> | VSENSE Output Related Offset • -40 °C < T <sub>A</sub> < -20 °C | -30<br>-45 | -<br>- | 30<br>45 | mV | | | Analog Outputs (A | ADOUT0 and ADOUT1) | | | | | • | | V <sub>OUT_MAX</sub> | Maximum Output Voltage • -5.0 mA < I <sub>O</sub> < 5.0 mA | V <sub>DD</sub> -0.35 | - | V <sub>DD</sub> | V | | | V <sub>OUT_MIN</sub> | Minimum Output Voltage • -5.0 mA < I <sub>O</sub> < 5.0 mA | 0.0 | - | 0.35 | V | | - 111. Analog multiplexer input disconnected from Lx input pin. - 112. Analog multiplexer input connected to Lx input pin. - 113. Watchdog timing period calculation formula: $t_{PWD}$ [ms] = 0.466 \* ( $R_{EXT}$ 20) + 10 ( $R_{EXT}$ in $k\Omega$ ) Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------|-----------------------|------|-------| | urrent Sense A | mplifier (ISENSEH, ISENSEL) | <u>, , , , , , , , , , , , , , , , , , , </u> | | • | | • | | G | Gain CSGS (Current Sense Gain Select) = 0 CSGS (Current Sense Gain Select) = 1 | 29<br>14 | 30<br>14.5 | 31<br>15 | | | | DIFF | Differential Input Impedance • CSGS (Current Sense Gain Select) = 0 • CSGS (Current Sense Gain Select) = 1 | 2.0<br>5.0 | 10<br>20 | 30<br>50 | kΩ | | | СМ | Common Mode Input Impedance • CSGS (Current Sense Gain Select) = 0 • CSGS (Current Sense Gain Select) = 1 | 75<br>75 | _<br>_ | 300<br>300 | kΩ | | | V <sub>IN</sub> | ISENSEH, ISENSEL Input Voltage Range | -0.2 | - | 3.0 | V | | | V <sub>IN_OFFSET</sub> | Input Offset Voltage | -15<br>-2.0 | <u>-</u><br>- | 15<br>2.0 | mV | | | xD Output Pin | (LIN Physical Layer) (RxD) | | | | | | | V <sub>OL</sub> | Low-state Output Voltage • I <sub>OUT</sub> = 1.5 mA | 0.0 | - | 0.8 | V | | | V <sub>OH</sub> | High-state Output Voltage • I <sub>OUT</sub> = -250 μA | V <sub>DD</sub> -0.8 | - | V <sub>DD</sub> | V | | | XD Input Pin (L | IN Physical Layer) (TXD) | <u> </u> | | • | | • | | V <sub>IL</sub> | Low-state Input Voltage | -0.3 | _ | 0.3 x V <sub>DD</sub> | V | | | $V_{IH}$ | High-state Input Voltage | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> +0.3 | V | | | I <sub>PUIN</sub> | Pin Pull-up Current, 0 V < V <sub>IN</sub> < 3.5 V | 10 | 20 | 30 | μΑ | | Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------|----------------------------|------------------|-------| | LIN Physical Laye | r, Transceiver (LIN) <sup>(114)</sup> | | | | | | | I <sub>BUSLIM</sub> | Output Current Limitation • Dominant State, V <sub>BUS</sub> = 18 V | 40 | 120 | 200 | mA | | | I <sub>BUS_PAS_DOM</sub><br>I <sub>BUS_PAS_REC</sub> | Leakage Output Current to GND • Dominant State; V <sub>BUS</sub> = 0 V; V <sub>BAT</sub> = 12 V • Recessive State; 8.0 V < V <sub>BAT</sub> < 18 V; 8.0 V < V <sub>BUS</sub> < 18 V; V <sub>BUS</sub> ≥ V <sub>BAT</sub> | -1.0<br>- | | _<br>20 | mA<br>μA | | | I <sub>BUS_NO_GND</sub> | <ul> <li>GND Disconnected; GND<sub>DEVICE</sub> = V<sub>SUP</sub>; V<sub>BAT</sub> = 12 V; 0 &lt; V<sub>BUS</sub></li> <li>18 V</li> <li>V<sub>BAT</sub> Disconnected; V<sub>SUP_DEVICE</sub> = GND; 0 &lt; V<sub>BUS</sub> &lt; 18 V</li> </ul> | -1.0<br>- | - | 1.0<br>100 | mA<br>μA | | | V <sub>BUSDOM</sub><br>V <sub>BUSREC</sub><br>V <sub>BUS_CNT</sub><br>V <sub>HYS</sub> | Receiver Input Voltages Receiver Dominant State Receiver Recessive State Receiver Threshold Center (V <sub>TH_DOM</sub> + V <sub>TH_REC</sub> )/2 Receiver Threshold Hysteresis (V <sub>TH_REC</sub> - V <sub>TH_DOM</sub> ) | _<br>0.6<br>0.475<br>_ | -<br>-<br>0.5<br>- | 0.4<br>-<br>0.525<br>0.175 | V <sub>SUP</sub> | | | V <sub>LIN_REC</sub><br>V <sub>LIN_DOM_0</sub><br>V <sub>LIN_DOM_1</sub> | LIN Transceiver Output Voltage • Recessive State, TXD HIGH, $I_{OUT}$ = 1.0 $\mu$ A • Dominant State, TXD LOW, 500 $\Omega$ External Pull-up Resistor, LDVS = 0 • Dominant State, TXD LOW, 500 $\Omega$ External Pull-up Resistor, LDVS = 1 | V <sub>SUP</sub> -1.0<br>-<br>- | -<br>1.1<br>1.7 | -<br>1.4<br>2.0 | V | | | R <sub>SLAVE</sub> | LIN Pull-up Resistor to V <sub>SUP</sub> | 20 | 30 | 60 | kΩ | | | T <sub>LINSD</sub> | Overtemperature Shutdown | 150 | 165 | 180 | °C | (115) | | T <sub>LINSD_HYS</sub> | Overtemperature Shutdown Hysteresis | _ | 10 | _ | °C | | <sup>114.</sup> Parameters guaranteed for 7.0 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V. <sup>115.</sup> When overtemperature shutdown occurs, the LIN bus goes in recessive state and the flag LINOT in LINSR is set. # 12.3 Dynamic Electrical Characteristics #### **Table 36. Dynamic Electrical Characteristics** Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|--------------------|------|-------| | PI Interface Ti | ming (see Figure 36) | | | | | | | f <sub>SPIOP</sub> | SPI Operating Frequency | - | _ | 4.0 | MHz | | | t <sub>PSCLK</sub> | SCLK Clock Period | 250 | _ | N/A | ns | | | twsclkh | SCLK Clock High Time | 110 | _ | N/A | ns | (116) | | twsclkl | SCLK Clock Low Time | 110 | _ | N/A | ns | (116) | | t <sub>LEAD</sub> | Falling Edge of CS to Rising Edge of SCLK | 100 | - | N/A | ns | (116) | | t <sub>LAG</sub> | Falling Edge of SCLK to CS Rising Edge | 100 | _ | N/A | ns | (116) | | t <sub>SISU</sub> | MOSI to Falling Edge of SCLK | 40 | _ | N/A | ns | (116) | | t <sub>SIH</sub> | Falling Edge of SCLK to MOSI | 40 | _ | N/A | ns | (116) | | t <sub>RSO</sub> | MISO Rise Time • C <sub>L</sub> = 220 pF | - | 40 | - | ns | (116) | | t <sub>FSO</sub> | MISO Fall Time • C <sub>L</sub> = 220 pF | - | 40 | - | ns | (116) | | t <sub>SOEN</sub> | Time from Falling or Rising Edges of CS to: • MISO Low-impedance • MISO High-impedance | 0.0<br>0.0 | -<br>- | 50<br>50 | ns | (116) | | t <sub>VALID</sub> | Time from Rising Edge of SCLK to MISO Data $Valid^{(116)}$ • 0.2 x $V_{DD} \le MISO \ge 0.8 \text{ x } V_{DD}, C_L = 100 \text{ pF}$ | 0.0 | - | 75 | ns | (116) | | ST Output Pin | | I | I | | I | 1 | | tRST | Reset Low-level Duration After V <sub>DD</sub> High (see Figure 35) | 0.65 | 1.0 | 1.35 | ms | | | tRSTDF | Reset Deglitch Filter Time | 350 | 600 | 900 | ns | | | Vindow Watch | dog Configuration Pin (WDCONF) | | | 1 | I | | | t <sub>PWD</sub> | $\label{eq:watchdogTimePeriod} \begin{tabular}{ll} Watchdog Time Period \\ \bullet External Resistor R_{EXT} = 20 k\Omega (1\%) \\ \bullet External Resistor R_{EXT} = 200 k\Omega (1\%) \\ \bullet Without External Resistor R_{EXT} (WDCONF Pin Open) \\ \end{tabular}$ | 8.5<br>79<br>110 | 10<br>94<br>150 | 11.5<br>108<br>205 | ms | (117) | | urrent Sense A | Amplifier (116) | 1 | 1 | 1 | 1 | | | CMR | Common Mode Rejection Ratio | 70 | _ | _ | dB | | | SVR | Supply Voltage Rejection Ratio | 60 | _ | _ | dB | (118) | | GBP | Gain Bandwidth Product | 0.75 | 3.0 | _ | MHz | | | SR | Output Slew-rate | 0.5 | _ | _ | V/µs | | - 116. This parameter is guaranteed by process monitoring but not production tested. - 117. Watchdog timing period calculation formula: $t_{PWD}$ [ms] = 0.466 \* ( $R_{EXT}$ 20) + 10 ( $R_{EXT}$ in $k\Omega$ ) - 118. Analog Outputs are supplied by $V_{DD}$ Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|-----------|------|-------| | L1, L2, L3 and L4 | 4 Inputs | | | | | | | t <sub>WUF</sub> | Wake-up Filter Time | 8.0 | 20 | 38 | μs | | | State Machine T | iming | | | | | | | t <sub>STOP</sub> | Delay Between CS LOW-to-HIGH Transition (at End of SPI Stop Command) and Stop mode Activation | - | _ | 5.0 | μs | (119) | | t <sub>NRTOUT</sub> | Normal Request Mode Timeout (see Figure 35) | 110 | 150 | 205 | ms | | | t <sub>S-ON</sub> | Delay Between SPI Command and HS/LS Turn On • 9.0 V < V <sub>SUP</sub> < 27 V | _ | _ | 10 | μs | (120) | | t <sub>S-OFF</sub> | Delay Between SPI Command and HS/LS Turn Off • 9.0 V < V <sub>SUP</sub> < 27 V | _ | _ | 10 | μs | (120) | | t <sub>SNR2N</sub> | Delay Between Normal Request and Normal Mode After a Watchdog Trigger Command (Normal Request Mode) | _ | _ | 10 | μs | (119) | | t <sub>wucs</sub> | Delay Between CS Wake-up (CS LOW to HIGH) in Stop mode and: • Normal Request mode, VDD ON and RST HIGH • First Accepted SPI Command | 9.0<br>90 | 15<br>— | 80<br>N/A | μs | | | t <sub>2CS</sub> | Minimum Time Between Rising and Falling Edge on the CS | 4.0 | _ | _ | μs | | | LIN Physical Lay | ver: Driver Characteristics for Normal Slew Rate - 20.0 kBit/sec (121), (1 | 22) | | | | | | D1 | Duty Cycle 1: D1 = $t_{BUS\_REC(MIN)}/(2 \times t_{BIT})$ , $t_{BIT} = 50 \mu s$<br>• 7.0 V $\leq$ V <sub>SUP</sub> $\leq$ 18 V | 0.396 | _ | _ | | | | D2 | Duty Cycle 2: D2 = $t_{BUS\_REC(MAX)}/(2 \times t_{BIT})$ , $t_{BIT} = 50 \mu s$<br>• 7.6 V $\leq$ V <sub>SUP</sub> $\leq$ 18 V | _ | _ | 0.581 | | | | LIN Physical Lay | ver: Driver Characteristics for Slow Slew Rate - 10.4 kBit/sec (121), (123) | ) | | | | | | D3 | Duty Cycle 3: D3 = $t_{BUS\_REC(MIN)}/(2 \times t_{BIT})$ , $t_{BIT}$ = 96 µs • 7.0 V $\leq$ V <sub>SUP</sub> $\leq$ 18 V | 0.417 | _ | _ | μs | | | D4 | Duty Cycle 4: D4 = $t_{BUS\_REC(MAX)}/(2 \times t_{BIT})$ , $t_{BIT} = 96\mu s$<br>• 7.6 V $\leq V_{SUP} \leq 18 \text{ V}$ | _ | _ | 0.590 | μs | | - 119. This parameter is guaranteed by process monitoring but not production tested. - 120. Delay between turn on or off command (rising edge on $\overline{\text{CS}}$ ) and HS or LS ON or OFF, excluding rise or fall time due to external load. - Bus load $R_{BUS}$ and $C_{BUS}$ 1.0 nF / 1.0 kΩ, 6.8 nF / 660 Ω, 10 nF / 500 Ω. Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter. See Figure 29. - 122. See <u>Figure 30</u>. - 123. See Figure 31. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40 °C $\leq$ T<sub>A</sub> $\leq$ 125 °C for the 33912 and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C for the 34912, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Characteristic | Min | Тур | Max | Unit | Notes | | |---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------|------------|------|----------------|--| | LIN Physical Layer: Driver Characteristics for Fast Slew Rate | | | | | | | | | SR <sub>FAST</sub> | LIN Fast Slew Rate (Programming mode) | _ | 20 | _ | V/μs | | | | LIN Physical Laye | r: Characteristics and Wake-up Timings (124) | | | | | • | | | t <sub>REC_PD</sub> | Propagation Delay and Symmetry • Propagation Delay Receiver, t <sub>REC_PD</sub> = MAX (t <sub>REC_PDR</sub> , t <sub>REC_PDF</sub> ) • Symmetry of Receiver Propagation Delay t <sub>REC_PDF</sub> - t <sub>REC_PDR</sub> | <br>-2.0 | 3.0 | 6.0<br>2.0 | μs | (125) | | | t <sub>PROPWL</sub> | Bus Wake-up Deglitcher (Sleep and Stop modes) | 42 | 70 | 95 | μs | (126) | | | t <sub>WAKE</sub><br>t <sub>WAKE</sub> | Bus Wake-up Event Reported | —<br>9.0 | —<br>13 | 1500<br>17 | μs | (127)<br>(128) | | | t <sub>TXDDOM</sub> | TXD Permanent Dominant State Delay | 0.65 | 1.0 | 1.35 | S | | | | Pulse Width Modu | lation Input Pin (PWMIN) | | | | | | | | f <sub>PWMIN</sub> | PWMIN pin • Max. frequency to drive HS and LS output pins | - | 10 | - | kHz | (129) | | - 124. $V_{SUP}$ from 7.0 V to 18 V, bus load $R_{BUS}$ and $C_{BUS}$ 1.0 nF / 1.0 k $\Omega$ , 6.8 nF / 660 $\Omega$ , 10 nF / 500 $\Omega$ . Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter. See Figure 29. - 125. See Figure 32 - 126. See Figure 33 for Sleep and Figure 34 for Stop mode. - 127. The measurement is done with 1µF capacitor and 0 mA current load on V<sub>DD</sub>. The value takes into account the delay to charge the capacitor. The delay is measured between the bus wake-up threshold (V<sub>BUSWU</sub>) rising edge of the LIN bus and when V<sub>DD</sub> reaches 3.0 V. See <u>Figure 33</u>. The delay depends of the load and capacitor on V<sub>DD</sub>. - 128. In Stop mode, the delay is measured between the bus wake-up threshold (V<sub>BUSWU</sub>) and the falling edge of the IRQ pin. See Figure 34. - 129. This parameter is guaranteed by process monitoring but not production tested. # 12.4 Timing Diagrams Note Waveform per ISO 7637-2. Test Pulses 1, 2, 3a, 3b. Figure 27. Test Circuit for Transient Test Pulses (LIN) Note Waveform per ISO 7637-2. Test Pulses 1, 2, 3a, 3b,. Figure 28. Test Circuit for Transient Test Pulses (Lx) Figure 29. Test Circuit for LIN Timing Measurements Figure 30. LIN Timing Measurements for Normal Slew Rate Figure 31. LIN Timing Measurements for Slow Slew Rate Figure 32. LIN Receiver Timing Figure 33. LIN Wake-up Sleep Mode Timing Figure 34. LIN Wake-up Stop Mode Timing Figure 35. Power On Reset and Normal Request Timeout Timing Figure 36. SPI Timing Characteristics # 13 Functional Description ### 13.1 Introduction The 33912 was designed and developed as a highly integrated and cost-effective solution for automotive and industrial applications. The 33912 is well suited to perform relay control in applications like window lift, sunroof, etc. via LIN bus, for automotive body electronics. Power switches are provided on the device configured as high-side and low-side outputs. Other ports are also provided, which include a current and voltage sense port, a Hall Sensor port supply, and four wake-up capable pins. An internal voltage regulator provides power to a MCU device. Also included in this device is a LIN physical layer, which communicates using a single wire. This enables this device to be compatible with 3-wire bus systems, where one wire is used for communication, one for battery, and one for ground. # 13.2 Functional Pin Description See <u>Figure 1, 33912 Simplified Application Diagram</u>, for a graphic representation of the various pins referred to in the following paragraphs. Also, see the pin diagram on page 56 for a description of the pin locations in the package. # 13.2.1 Receiver Output Pin (RxD) The RXD pin is a digital output. It is the receiver output of the LIN interface and reports the state of the bus voltage: RXD Low when LIN bus is dominant, RXD High when LIN bus is recessive. # 13.2.2 Transmitter Input Pin (TXD) The TXD pin is a digital input. It is the transmitter input of the LIN interface and controls the state of the bus output (dominant when TXD is Low, recessive when TXD is High). This pin has an internal pull-up to force recessive state in case the input is left floating. # 13.2.3 LIN Bus Pin (LIN) The LIN pin represents the single-wire bus transmitter and receiver. It is suited for automotive bus systems and is compliant to the LIN bus specification 2.0. The LIN interface is only active during Normal and Normal Request modes. # 13.2.4 Serial Data Clock Pin (SCLK) The SCLK pin is the SPI clock input pin. MISO data changes on the negative transition of the SCLK. MOSI is sampled on the positive edge of the SCLK. # 13.2.5 Master Out Slave In Pin (MOSI) The MOSI digital pin receives SPI data from the MCU. This data input is sampled on the positive edge of SCLK. # 13.2.6 Master In Slave Out Pin (MISO) The MISO pin sends data to a SPI-enabled MCU. It is a digital tri-state output used to shift serial data to the microcontroller. Data on this output pin changes on the negative edge of the SCLK. When CS is High, this pin remains in high-impedance state. # 13.2.7 Chip Select Pin (CS) CS is an active low digital input. It must remain low <u>during</u> a valid SPI communication and allow for several devices to be connected in the same SPI bus without contention. A rising edge on CS signals the end of the transmission and the moment the data shifted in is latched. A valid transmission must consist of 8 bits only. While in STOP mode, a low-to-high level transition on this pin generates a wake-up condition for the 33912. # 13.2.8 Analog Multiplexer Pin (ADOUT0) The ADOUT0 pin can be configured via the SPI to allow the MCU A/D converter to read the several inputs of the Analog Multiplexer, including the VSENSE, L1, L2, L3, L4 input voltages, and the internal junction temperature. # 13.2.9 Current Sense Amplifier pin (ADOUT1) The ADOUT1 pin is an analog interface to the MCU A/D converter. It allows the MCU to read the output of the current sense amplifier. ### 13.2.10PWM Input Control Pin (PWMIN) This digital input can control the high-sides and low-sides drivers in Normal Request- and Normal mode. To enable PWM control, the MCU must perform a write operation to the High-side Control register (HSCR) or the Low-side Control register (LSCR). This pin has an internal 20 $\mu$ A current pull-up. # 13.2.11 Reset Pin (RST) This bidirectional pin is used to reset the MCU in case the 33912 detects a <u>reset</u> condition, or to inform the 33912 the MCU has just been reset. After release of the RST pin, Normal Request mode is entered. The RST pin is an active low filtered input and output formed by a weak pull-up and a switchable pull-down structure which allows this pin to be shorted either to V<sub>DD</sub> or to GND during software development, without the risk of destroying the driver. # 13.2.12Interrupt Pin (IRQ) The IRQ pin is a digital output used to signal events or faults to the MCU while in Normal and Normal Request mode or to signal a wakeup from Stop mode. This active low output transitions to high only after the interrupt is acknowledged by a SPI read of the respective status bits. # 13.2.13WatchDog Configuration Pin (WDConf) The WDCONF pin is the configuration pin for the internal watchdog. A resistor can be connected to this pin to configure the window watchdog period. When connected directly to ground, the watchdog is disabled. When this pin is left open, the watchdog period is fixed to its lower precision internal default value (150 ms typical). # 13.2.14Ground Connection Pins (AGND, PGND, LGND) The AGND, PGND and LGND pins are the Analog and Power ground pins. The AGND pin is the ground reference of the voltage regulator and the current sense module. The PGND and LGND pins are used for high current load return as in the relay-drivers and LIN interface pin. Note: PGND, AGND and LGND pins must be connected together. # 13.2.15Current Sense Amplifier Input Pins (ISENSEH and ISENSEL) The ISENSEH and ISENSEL pins are the input pins of a ground compatible differential amplifier designed to be used to sense the voltage drop over a shunt resistor. The main purpose of this amplifier is to implement accurate current sensors. The gain of the differential amplifier can be set by the SPI. # 13.2.16Low-side Pins (LS1 and LS2) LS1 and LS2 are the low-side driver outputs. Those outputs are short-circuit protected and include active clamp circuitry to drive inductive loads. Due to the energy clamp voltage on this pin, it can raise above the battery level when switched off. The switches are controlled through the SPI and can be configured to respond to a signal applied to the PWMIN input pin. Both low-side switches are protected against overheating. ### 13.2.17Digital/Analog Pins (L1, L2, L3, and L4) The Lx pins are multi purpose inputs. They can be used as digital inputs, which can be sampled by reading the SPI and used for wake-up when 33912 is in Low-power mode or used as analog inputs for the analog multiplexer. When used to sense voltage outside the module, a 33 $k\Omega$ series resistor must be used on each input. When used as wake-up inputs L1-L4 can be configured to operate in cyclic-sense mode. In this mode one of the high-side switches is configured to be periodically turned on and sample the wake-up inputs. If a state change is detected between two cycles a wake-up is initiated. The 33912 can also wake-up from Stop or Sleep by a simple state change on L1-L4. When used as analog inputs, the voltage present on the Lx pins is scaled down by an selectable internal voltage divider and can be routed to the ADOUT0 output through the analog multiplexer. Note: If an Lx input is selected in the analog multiplexer, it is disabled as a digital input and remains disabled in low power mode. No wake-up feature is available in this condition. When an Lx input is not selected in the analog multiplexer, the voltage divider is disconnected from this input. # 13.2.18High-side Output Pins (HS1 and HS2) These two high-side switches are able to drive loads such as relays or lamps. Their structures are connected to the VS2 supply pin. The pins are short-circuit protected and both outputs are also protected against overheating. HS1 and HS2 are controlled by the SPI and can respond to a signal applied to the PWMIN input pin. HS1 and HS2 outputs can also be used during Low-power mode for the cyclic-sense of the wake inputs. # 13.2.19Power Supply Pins (VS1 and VS2) Those are the battery level voltage supply pins. In an application, VS1 and VS2 pins must be protected against reverse battery connection and negative transient voltages with external components. These pins sustain standard automotive voltage conditions such as a load dump at 40 V. The high-side switches (HS1 and HS2) are supplied by the VS2 pin. All other internal blocks are supplied by VS1 pin. # 13.2.20Voltage Sense Pin (VSENSE) This input can be connected directly to the battery line. It is protected against battery reverse connection. The voltage present in this input is scaled down by an internal voltage divider, and can be routed to the ADOUT0 output pin and used by the MCU to read the battery voltage. The ESD structure on this pin allows for excursion up to +40 V and down to -27 V, allowing this pin to be connected directly to the battery line. It is strongly recommended to connect a 10 k $\Omega$ resistor in series with this pin for protection purposes. # 13.2.21Hall Sensor Switchable Supply Pin (HVDD) This pin provides a switchable supply for external hall sensors. While in Normal mode, this current limited output can be controlled through the SPI. The HVDD pin needs to be connected to an external capacitor to stabilize the regulated output voltage. # 13.2.22+5.0 V Main Regulator Output Pin (VDD) An external capacitor has to be placed on the VDD pin to stabilize the regulated output voltage. The VDD pin is intended to supply a microcontroller. The pin is current limited against shorts to GND and overtemperature protected. During Stop mode, the voltage regulator does not operate with its full drive capabilities and the output current is limited. During Sleep mode, the regulator output is completely shutdown. # 13.3 Functional Internal Block Description Figure 37. Functional Internal Block Diagram # 13.3.1 Analog Circuitry The 33912 is designed to operate under automotive operating conditions. A fully configurable window watchdog circuit resets the connected MCU in case of an overflow. Two low power modes are available with several different wake-up sources to reactivate the device. Four analog / digital inputs can be sensed or used as the wake-up source. The device is capable of sensing the supply voltage (VSENSE), the internal chip temperature (CTEMP) as well as the motor current using an external sense resistor. # 13.3.2 High-Side Drivers Two current and temperature protected high-side drivers with PWM capability are provided to drive small loads such as Status LEDs or small lamps. Both Drivers can be configured for periodic sense during Low-power modes. #### 13.3.3 Low-side Drivers Two current and temperature protected low-side drivers with PWM capability are provided to drive H-Bridge type relays for power motor applications ### 13.3.4 MCU Interface The 33912 provides its control and status information through a standard 8-Bit SPI interface. Critical system events such as Low- or High-voltage/Temperature conditions as well as overcurrent conditions in any of the driver stages can be reported to the connected MCU via IRQ or RST. Both low-side and both high-side driver outputs can be controlled via the SPI register as well as the PWMIN input. The integrated LIN physical layer interface can be configured via the SPI register and its communication is driven through the RXD and TXD device pins. All internal analog sources are multiplexed to the ADOUT 1. # 13.3.5 Voltage Regulator Outputs Two independent voltage regulators are implemented on the 33912. The VDD main regulator output is designed to supply a MCU with a precise 5.0 V. The switchable HVDD output is dedicated to supply small peripherals as hall sensors. # 13.3.6 LIN Physical Layer Interface The 33912 provides a LIN 2.0 compatible LIN physical layer interface with selectable slew rate and various diagnostic features. # 14 Functional Device Operations # 14.1 Operational Modes ### 14.1.1 Introduction The 33912 offers three main operating modes: Normal (Run), Stop, and Sleep (Low Power). In Normal mode, the device is active and is operating under normal application conditions. The Stop and Sleep modes are Low-power modes with wake-up capabilities. In Stop mode, the voltage regulator still supplies the MCU with $V_{DD}$ (limited current capability), while in Sleep mode the voltage regulator is turned off ( $V_{DD}$ = 0 V). Wake-up from Stop mode is initiated by a wake-up interrupt. Wake-up from Sleep mode is done by a reset and the voltage regulator is turned back on. The selection of the different modes is controlled by the MOD1:2 bits in the Mode Control register (MCR). Figure 38 describes how transitions are done between the different operating modes. Table 37 gives an overview of the operating modes. ### 14.1.2 Reset Mode The 33912 enters the Reset mode after a power up. In this mode, the RST pin is low for 1ms (typical value). After this delay, it enters the Normal Request mode and the RST pin is driven high. The Reset mode is entered if a reset condition occurs (V<sub>DD</sub> low, watchdog trigger fail, after wake-up from Sleep mode, Normal Request mode timeout occurs). ### 14.1.3 Normal Request Mode This is a temporary mode automatically accessed by the device after the Reset mode, or after a wake-up from Stop mode. In Normal Request mode, the VDD regulator is ON, the RESET pin is High, and the LIN is operating in RX Only mode. As soon as the device enters in the Normal Request mode an internal timer is started for 150 ms (typical value). During these 150 ms, the MCU must configure the Timing Control register (TIMCR) and the Mode Control register (MCR) with MOD2 and MOD1 bits set = 0, to enter the Normal mode. If within the 150 ms timeout, the MCU does not command the 33912 to Normal mode, it enters in Reset mode. If the WDCONF pin is grounded, to disable the watchdog function, it goes directly in Normal mode after the Reset mode. If the WDCONF pin is open, the 33912 stays typically for 150 ms in Normal Request before entering in Normal mode. #### 14.1.4 Normal Mode In Normal mode, all 33912 functions are active and can be controlled by the SPI interface and the PWMIN pin. The VDD regulator is ON and delivers its full current capability. If an external resistor is connected between the WDCONF pin and the Ground, the window watchdog function is enabled. The wake-up inputs (L1-L4) can be read as digital inputs or have its voltage routed through the analog-multiplexer. The LIN interface has slew rate and timing compatible with the LIN protocol specification 2.0. The LIN bus can transmit and receive The LIN interface has slew rate and timing compatible with the LIN protocol specification 2.0. The LIN bus can transmit and receive information. The high-side and low-side switches are active and have PWM capability according to the SPI configuration. The interrupts are generated to report failures for V<sub>SUP</sub> over/undervoltage, thermal shutdown, or thermal shutdown prewarning on the main regulator. # 14.1.5 Sleep Mode The Sleep mode is a Low-power mode. From Normal mode, the device enters into Sleep mode by sending one SPI command through the Mode Control register (MCR). All blocks are in their lowest power consumption condition. Only some wake-up sources (wake-up inputs with or without cyclic sense, forced wake-up and LIN receiver) are active. The 5.0 V regulator is OFF. The internal low-power oscillator may be active if the IC is configured for cyclic-sense. In this condition, one of the high-side switches is turned on periodically and the wake-up inputs are sampled. Wake-up from Sleep mode is similar to a power-up. The device goes in Reset mode except the SPI reports the wake-up source and the BATFAIL flag is not set. # **14.1.6 Stop Mode** The Stop mode is the second Low-power mode, but in this case the 5.0 V regulator is ON with limited current drive capability. The application MCU is always supplied while the 33912 is operating in Stop mode. The device can enter into Stop mode only by sending the SPI command. When the application is in this mode, it can wake-up from the 33912 side (for example: cyclic sense, force wake-up, LIN bus, wake inputs) or the MCU side (CS, RST pins). Wake-up from Stop mode transitions the 33912 to Normal Request mode and generates an interrupt except if the wake-up event is a low to high transition on the CS pin or comes from the RST pin. #### Legend WD: Watchdog WD Disabled: Watchdog disabled (WDCONF pin connected to GND) WD Trigger: Watchdog is triggered by a SPI command WD Failed: No watchdog trigger or trigger occurs in closed window Stop Command: Stop command sent via the SPI Sleep Command: Sleep command sent via the SPI Wake-Up from Stop Mode: L1, L2, L3 or L4 state change, LIN bus wake-up, Periodic wake-up, $\overline{\text{CS}}$ rising edge wake-up or $\overline{\text{RST}}$ wake-up. Wake-Up from Sleep Mode: L1, L2, L3 or L4 state change, LIN bus wake-up, Periodic wake-up. Figure 38. Operating Modes and Transitions **Table 37. Operating Modes Overview** | Function | Reset Mode | Normal Request Mode | Normal Mode | Stop Mode | Sleep Mode | |---------------|------------|--------------------------|--------------------------|-----------------------|-----------------------| | VDD | Full | Full | Full | Stop | = | | HVDD | - | SPI <sup>(130)</sup> | SPI | - | - | | LSx | - | SPI/PWM <sup>(131)</sup> | SPI/PWM | - | - | | HSx | - | SPI/PWM <sup>(131)</sup> | SPI/PWM | Note <sup>(132)</sup> | Note <sup>(133)</sup> | | Analog Mux | - | SPI | SPI | - | - | | Lx | - | Inputs | Inputs | Wake-up | Wake-up | | Current Sense | On | On | On | - | - | | LIN | - | Rx-Only | Full/Rx-Only | Rx-Only/Wake-up | Wake-up | | Watchdog | - | 150 ms (typ.) timeout | On <sup>(134)</sup> /Off | - | - | | VSENSE | On | On | On | VDD | - | #### Notes - 130. Operation can be enabled/controlled by the SPI. - 131. Operation can be controlled by the PWMIN input. - 132. HSx switches can be configured for cyclic sense operation in Stop mode. - 133. HSx switches can be configured for cyclic sense operation in Sleep mode. - 134. Windowing operation when enabled by an external resistor. ### 14.1.7 Interrupts Interrupts are used to signal a microcontroller peripheral needs to be serviced. The interrupts which can be generated, change according to the operating mode. While in Normal and Normal Request modes, the 33912 signals through interrupts special conditions which may require a MCU software action. Interrupts are not generated until all pending wake-up sources are read in the Interrupt Source register (ISR). While in Stop mode, interrupts are used to signal wake-up events. Sleep mode does not use interrupts. Wake-up is performed by powering-up the MCU. In Normal and Normal Request mode the wake-up source can be read by the SPI. The interrupts are signaled to the MCU by a low logic level of the IRQ pin, which remains low until the interrupt is acknowledged by a SPI read. The IRQ pin then is driven high. Interrupts are only asserted while in Normal, Normal Request and Stop mode. Interrupts are not generated while the $\overline{\text{RST}}$ pin is low. The following is a list of the interrupt sources in Normal and Normal Request modes. Some of these can be masked by writing to the SPI - Interrupt Mask register (IMR). # 14.1.7.1 Low-voltage Interrupt Signals when the supply line (VS1) voltage drops below the VSUV threshold (V<sub>SUV</sub>). # 14.1.7.2 High-voltage Interrupt Signals when the supply line (VS1) voltage increases above the VSOV threshold (V<sub>SOV</sub>). # 14.1.7.3 Overtemperature Prewarning Signals when the 33912 temperature has reached the pre-shutdown warning threshold. It is used to warn the MCU an overtemperature shutdown in the main 5.0 V regulator is imminent. # 14.1.7.4 LIN Overcurrent Shutdown/Overtemperature Shutdown/TXD Stuck At Dominant/RXD Short-circuit These signal fault conditions within the LIN interface causes the LIN driver to be disabled, except for the LIN overcurrent condition. The fault must be removed and must be acknowledged by reading the SPI to restart the operation. The LINOC bit functionality in the LIN Status register (LINSR) is to indicate an LIN overcurrent has occurred and the driver remains enabled. ### 14.1.7.5 High-side Overtemperature Shutdown Signals a shutdown in the high-side outputs. ### 14.1.7.6 Low-side Overtemperature Shutdown Signals a shutdown in the low-side outputs. ### 14.1.8 Reset To reset a MCU the 33912 drives the RST pin low for the time the reset condition lasts. After the reset source is removed, the state machine drives the RST output low for at least 1.0 ms (typical value) before driving it high. In the 33912, four main reset sources exist: ### 14.1.8.1 5.0 V Regulator Low-voltage-Reset (V<sub>RSTTH</sub>) The 5.0 V regulator output $V_{DD}$ is continuously monitored against brown outs. If the supply monitor detects the voltage at the VDD pin has dropped below the reset threshold $V_{\overline{RSTTH}}$ , the 33912 issues a reset. In case of an overtemperature, the voltage regulator is disabled and the voltage monitoring issues a VDDOT Flag independently of the $V_{DD}$ voltage. ### 14.1.8.2 Window Watchdog Overflow If the watchdog counter is not properly serviced while its window is open, the 33912 detects an MCU software run-away and resets the microcontroller. ### 14.1.8.3 Wake-up From Sleep Mode During Sleep mode, the 5.0 V regulator is not active, hence all wake-up requests from Sleep mode require a power-up/reset sequence. #### 14.1.8.4 External Reset The <u>339</u>12 has a bidirectional reset pin which drives the device to a safe state (same as Reset mode) for as long as this pin is held low. The RST pin must be held low long en<u>ough</u> to pass the internal glitch filter and get recognized by the internal reset circuit. This functionality is also active in Stop mode. After the RST pin is released, there is no extra t<sub>RST</sub> to be considered. # 14.1.9 Wake-up Capabilities Once entered into one of the Low-power modes (Sleep or Stop) only wake-up sources can bring the device into Normal mode operation. In Stop mode, a wake-up is signaled to the MCU as an interrupt, while in Sleep mode the wake-up is performed by activating the 5.0 V regulator and resetting the MCU. In both cases, the MCU can detect the wake-up source by accessing the SPI registers. There is no specific SPI register bit to signal a $\overline{\text{CS}}$ wake-up or external reset. If necessary, this condition is detected by excluding all other possible wake-up sources. # 14.1.9.1 Wake-up from Wake-up Inputs (L1-L4) with Cyclic Sense Disabled The wake-up lines are dedicated to sense state changes of external switches and wake-up the MCU (in Sleep or Stop mode). To select and activate direct wake-up from Lx inputs, the Wake-up Control register (WUCR) must be configured with appropriate LxWE inputs enabled or disabled. The wake-up input's state is read through the Wake-up Status register (WUSR). Lx inputs are also used to perform cyclic-sense wake-up. Note: Selecting an Lx input in the analog multiplexer before entering low power mode disables the wake-up capability of the Lx input ### 14.1.9.2 Wake-up from Wake-up Inputs (L1-L4) with Cyclic Sense Timer Enabled The SBCLIN can wake-up at the end of a cyclic sense period if on one of the four wake-up input lines (L1-L4) a state change occurs. The HSx switch is activated in Sleep or Stop modes from an internal timer. Cyclic sense and force wake-up are exclusive. If cyclic sense is enabled, the force wake-up can not be enabled. In order to select and activate the cyclic sense wake-up from Lx inputs, before entering in low power modes (Stop or Sleep modes), the following SPI set-up has to be performed: In WUCR: select the Lx input to WU-enable. In HSCR: enable the desired HSx. - In TIMCR: select the CS/WD bit and determine the cyclic sense period with CYSTx bits. - · Perform Goto Sleep/Stop command. ### 14.1.9.3 Forced Wake-up The 33912 can wake-up automatically after a predetermined time spent in Sleep or Stop mode. Cyclic sense and Forced wake-up are exclusive. If Forced wake-up is enabled, the Cyclic Sense can not be enabled. To determine the wake-up period, the following SPI set-up has to be sent before entering in Low-power modes: - In TIMCR: select the CS/WD bit and determine the Low-power mode period with CYSTx bits. - In HSCR: all HSx bits must be disabled. # 14.1.9.4 CS Wake-up While in Stop mode, a rising edge on the $\overline{CS}$ causes a wake-up. The $\overline{CS}$ wake-up does not generate an interrupt, and is not reported on the SPI. ### 14.1.9.5 LIN Wake-up While in the Low-power mode, the 33912 monitors the activity on the LIN bus. A dominant pulse larger than t<sub>PROPWL</sub> followed by a dominant to recessive transition causes a LIN wake-up. This behavior protects the system from a short to ground bus condition. # 14.1.9.6 RST Wake-up While in Stop mode, the 33912 can wake-up when the $\overline{RST}$ pin is held low long enough to pass the internal glitch filter. The 33912 then changes to Normal Request or Normal modes depending on the WDCONF pin configuration. The $\overline{RST}$ wake-up does not generate an interrupt and is not reported via the SPI. From Stop mode, the following wake-up events can be configured: - · Wake-up from Lx inputs without cyclic sense - · Cyclic sense wake-up inputs - Force wake-up - CS wake-up - LIN wake-up - RST wake-up From Sleep mode, the following wake-up events can be configured: - · Wake-up from Lx inputs without cyclic sense - · Cyclic sense wake-up inputs - · Force wake-up - · LIN wake-up # 14.1.10Window Watchdog The 33912 includes a configurable window watchdog which is active in Normal mode. The watchdog can be configured by an external resistor connected to the WDCONF pin. The resistor is used to achieve higher precision in the timebase used for the watchdog. SPI clears are performed by writing through the SPI in the MOD bits of the Mode Control register (MCR). During the first half of the SPI timeout, watchdog clears are not allowed, but after the first half of the SPI timeout window, the clear operation opens. If a clear operation is performed outside the window, the 33912 resets the MCU, in the same way as when the watchdog overflows. Figure 39. Window Watchdog Operation To disable the watchdog function in Normal mode the user must connect the WDCONF pin to ground. This measure effectively disables Normal Request mode. The WDOFF bit in the Watchdog Status register (WDSR) is set. This condition is only detected during Reset mode. If neither a resistor nor a connection to ground is detected, the watchdog falls back to the internal lower precision timebase of 150 ms (typ.) and signals the faulty condition through the Watchdog Status register (WDSR). The watchdog timebase can be further divided by a prescaler which can be configured by the Timing Control register (TIMCR). During Normal Request mode, the window watchdog is not active but there is a 150 ms (typ.) timeout for leaving the Normal Request mode. In case of a timeout, the 33912 enters into Reset mode, resetting the microcontroller before entering again into Normal Request mode. ### 14.1.11 High-side Output Pins HS1 and HS2 These outputs are two high-side drivers intended to drive small resistive loads or LEDs incorporating the following features: - PWM capability (software maskable) - Open load detection - · Current limitation - Overtemperature shutdown (with maskable interrupt) - High-voltage shutdown (software maskable) - · Cyclic sense The high-side switches are controlled by the bits HS1:2 in the high-side Control register (HSCR). # 14.1.11.1 PWM Capability (Direct Access) Each high-side driver offers additional (to the SPI control) direct control via the PWMIN pin. If both the bits HS1 and PWMHS1 are set in the High-side Control register (HSCR), then the HS1 driver is turned on if the PWMIN pin is high and turned of if the PWMIN pin is low. This applies to HS2 configuring HS2 and PWMHS2 bits. Figure 40. High-side Drivers HS1 and HS2 ### 14.1.11.2 Open Load Detection Each high-side driver signals an open load condition if the current through the high-side is below the open load current threshold. The open load condition is indicated with the bits HS10P and HS20P in the High-side Status register (HSSR). #### 14.1.11.3 Current Limitation Each high-side driver has an output current limitation. In combination with the overtemperature shutdown the high-side drivers are protected against overcurrent and short-circuit failures. When the driver operates in the current limitation area, it is indicated with the bits HS1CL and HS2CL in the HSSR. Note: If the driver is operating in current limitation mode, excessive power might be dissipated. # 14.1.11.4 Overtemperature Protection (HS Interrupt) Both high-side drivers are protected against overtemperature. In case of an overtemperature condition both high-side drivers are shutdown and the event is latched in the Interrupt Control Module. The shutdown is indicated as HS Interrupt in the Interrupt Source register (ISR). A thermal shutdown of the high-side drivers is indicated by setting all HSxOP and HSxCL bits simultaneously. If the bit HSM is set in the Interrupt Mask register (IMR), then an interrupt (IRQ) is generated. A write to the High-side Control register (HSCR), when the overtemperature condition is gone, re-enables the high-side drivers. # 14.1.11.5 High-voltage Shutdown In case of a high-voltage condition and if the high-voltage shutdown is enabled (bit HVSE in the Mode Control register (MCR) is set), both high-side drivers are shutdown. A write to the High-side Control register (HSCR), when the high-voltage condition is gone, re-enables the high-side drivers. ### 14.1.11.6 Sleep and Stop Mode The high-side drivers can be enabled to operate in Sleep and Stop mode for cyclic sensing. Also see <u>Table 37</u>. ### 14.1.12Low-side Output Pins (LS1 and LS2) These outputs are two low-side drivers intended to drive relays incorporating the following features: - PWM capability (software maskable) - · Open load detection - Current limitation - Overtemperature shutdown (with maskable interrupt) - · Active clamp (for driving relays) - · High-voltage shutdown (software maskable) The low-side switches are controlled by the bit LS1:2 in the Low-side Control register (LSCR). To protect the device against overvoltage when an inductive load (relay) is turned off. An active clamp re-enables the low-side FET if the voltage on the LS1 or LS2 pin exceeds a certain level. ### 14.1.12.1 PWM Capability (Direct Access) Each low-side driver offers additional (to the SPI control) direct control via the PWMIN pin. If both the bits LS1 and PWMLS1 are set in the Low-side Control register (LSCR), then the LS1 driver is turned on if the PWMIN pin is high and turned off if the PWMIN pin is low. The same applies to the LS2 and PWMLS2 bits for the LS2 driver. Figure 41. Low-side Drivers LS1 and LS2 # 14.1.12.2 Open Load Detection Each low-side driver signals an open load condition if the current through the low-side is below the open load current threshold. The open load condition is indicated with the bit LS1OP and LS2OP in the Low-side Status register (LSSR). ### 14.1.12.3 Current Limitation Each low-side driver has a current limitation. In combination with the overtemperature shutdown the low-side drivers are protected against overcurrent and short-circuit failures. When the drivers operate in current limitation, this is indicated with the bits LS1CL and LS2CL in the LSSR. Note: If the drivers are operating in current limitation mode excessive power might be dissipated. # 14.1.12.4 Overtemperature Protection (LS Interrupt) Both low-side drivers are protected against overtemperature. In case of an overtemperature condition both low-side drivers are shutdown and the event is latched in the Interrupt Control Module. The shutdown is indicated as an LS Interrupt in the Interrupt Source register (ISR). If the bit LSM is set in the Interrupt Mask register (IMR) than an Interrupt (IRQ) is generated. A write to the Low-side Control register (LSCR), when the overtemperature condition is gone, re-enables the low-side drivers. ### 14.1.12.5 High-voltage Shutdown In case of a high-voltage condition and if the high-voltage shutdown is enabed (bit HVSE in the Mode Control register (MCR) is set) both low-sides drivers are shutdown. A write to the Low-side Control register (LSCR), when the high-voltage condition is gone, re-enables the low-side drivers. ### 14.1.12.6 Sleep and Stop Mode The low-side drivers are disabled in Sleep and Stop mode. Also see Table 37. ### 14.1.13LIN Physical Layer The LIN bus pin provides a physical layer for single-wire communication in automotive applications. The LIN physical layer is designed to meet the LIN physical layer specification and has the following features: - · LIN physical layer 2.0 compliant - · Slew rate selection - Overcurrent shutdown - · Overtemperature shutdown - LIN pull-up disable in Stop and Sleep modes - · Advanced diagnostics - · LIN dominant voltage level selection The LIN driver is a low-side MOSFET with overcurrent and thermal shutdown. An internal pull-up resistor with a serial diode structure is integrated, so no external pull-up components are required for the application in a slave node. The fall time from dominant to recessive and the rise time from recessive to dominant is controlled. The symmetry between both slopes is guaranteed. #### 14.1.13.1 LIN Pin The LIN pin offers a high susceptibility immunity level from external disturbance, guaranteeing communication during external disturbance. Figure 42. LIN Interface ### 14.1.13.2 Slew Rate Selection The slew rate can be selected for optimized operation at 10.4 and 20 kBit/s as well as a fast baud rate for test and programming. The slew rate can be adapted with the bits LSR 1:0 in the LIN Control register (LINCR). The initial slew rate is optimized for 20 kBit/s. # 14.1.13.3 LIN Pull-up Disable In Stop and Sleep Modes In cases of a LIN bus short to GND or LIN bus leakage during Low-power mode, the internal pull-up resistor on the LIN pin can be disconnected by clearing the LINPE bit in the Mode Control register (MCR). The LINPE bit also changes the Bus wake-up threshold (V<sub>BLISWII</sub>). This feature reduces the current consumption in STOP and SLEEP modes. It also improves performance and safe operation. # 14.1.13.4 Current Limit (LIN Interrupt) The output low-side FET is protected against overcurrent conditions. In case of an overcurrent condition (e.g. LIN bus short to $V_{BAT}$ ), the transmitter is not shutdown. The bit LINOC in the LIN Status register (LINSR) is set. If the LINM bit is set in the Interrupt Mask register (IMR), an Interrupt IRQ is generated. # 14.1.13.5 Overtemperature Shutdown (LIN Interrupt) The output low-side FET is protected against overtemperature conditions. In case of an overtemperature condition, the transmitter is <a href="https://example.com/shift-nc-en/align: center.com/shift-nc-en/align: cente ### 14.1.13.6 RXD Short-circuit Detection (LIN Interrupt) The LIN transceiver has a short-circuit detection for the RXD output pin. In cases of a short-circuit condition, either 5.0 V or Ground, the RXSHORT bit in the LIN Status register (LINSR) is set and the transmitter is shutdown. If the LINM bit is set in the Interrupt Mask register (IMR), an Interrupt IRQ is generated. The transmitter automatically re-enables once the condition is gone (transition on RXD) and TXD is high. A read of the LIN Status register (LINSR) without the RXD pin short-circuit condition clears the bit RXSHORT. ### 14.1.13.7 TXD Dominant Detection (LIN Interrupt) The LIN transceiver monitors the TXD input pin to detect a stuck in dominant (0V) condition. In case of a stuck condition (TXD pin 0 V for more than 1 second (typ.)), the transmitter is shutdown and the TXDOM bit in the LIN Status register (LINSR) is set. If the LINM bit is set in the IMR, an Interrupt IRQ is generated. The transmitter automatically re-enables once TXD is high. A read of the LIN Status register (LINSR) with the TXD pin at 5.0 V clears the bit TXDOM. ### 14.1.13.8 LIN Dominant Voltage Level Selection The LIN dominant voltage level can be selected by the bit LDVS in the LIN Control register (LINCR). ### 14.1.13.9 LIN Receiver Operation Only While in Normal mode, the activation of the RXONLY bit disables the LIN TXD driver. If case of a LIN error condition, this bit is automatically set. If a Low-power mode is selected with this bit set, the LIN wake-up functionality is disabled, then in STOP mode, the RXD pin reflects the state of the LIN bus. ## 14.1.13.10STOP Mode and Wake-up Feature During Stop mode operation, the transmitter of the physical layer is disabled. If the LIN-PU bit was set in the Stop mode sequence, the internal pull-up resistor is disconnected from VSUP and a small current source keeps the LIN pin in the recessive state. The receiver is still active and able to detect wake-up events on the LIN bus line. A dominant level longer than tpROPWL followed by a rising edge generates a wake-up interrupt, and is reported in the Interrupt Source register (ISR). Also see Figure 34. ### 14.1.13.11SLEEP Mode And Wake-up Feature During Sleep mode operation, the transmitter of the physical layer is disabled. If the LIN-PU bit was set in the Sleep mode sequence, the internal pull-up resistor is disconnected from VSUP and a small current source keeps the LIN pin in recessive state. The receiver must be active to detect wake-up events on the LIN bus line. A dominant level longer than t<sub>PROPWL</sub> followed by a rising edge generates a system wake-up (Reset), and is reported in the Interrupt Source register (ISR). Also see Figure 33. # 14.2 Logic Commands and Registers # 14.2.1 33912 SPI Interface and Configuration The serial peripheral interface creates the communication link between a microcontroller (master) and the 33912. The interface consists of four pins (see <u>Figure 43</u>): - CS—Chip Select - · MOSI-Master-Out Slave-In - MISO—Master-In Slave-Out - SCLK—Serial Clock A complete data transfer via the SPI consists of 1 byte. The master sends 4 bits of address (A3:A0) + 4 bits of control information (C3:C0) and the slave replies with 4 system status bits (VMS,LINS,HSS,LSS) + 4 bits of status information (S3:S0). Figure 43. SPI Protocol During the inactive phase of the $\overline{\text{CS}}$ (HIGH), the new data transfer is prepared. The falling edge of the $\overline{\text{CS}}$ indicates the start of a new data transfer and puts the MISO in the low-impedance state and latches the analog status data (register read data). With the rising edge of the SPI clock (SCLK), the data is moved to MISO/MOSI pins. With the falling edge of the SPI clock (SCLK), the data is sampled by the receiver. The data transfer is only valid if exactly 8 sample clock edges are present during the active (low) phase of $\overline{\text{CS}}$ . The rising edge of the Chip Select $\overline{\text{CS}}$ indicates the end of the transfer and latches the write data (MOSI) into the register. The $\overline{\text{CS}}$ high forces MISO to the high-impedance state. Register reset values are described along with the reset condition. Reset condition is the condition causing the bit to be set to its reset value. The main reset conditions are: - Power-On Reset (POR): the level at which the logic is reset and BATFAIL flag sets. - Reset mode - Reset done by the RST pin (ext\_reset) # 14.3 SPI Register Overview Table 38. System Status Register | Adress(A3:A0) | 3:A0) Register Name / Read/Write Information | | | В | IT | | |---------------|----------------------------------------------|---|-----|------|-----|-----| | Auress(A3.A0) | Register Name / Read/Write information | • | 7 | 6 | 5 | 4 | | \$0 - \$F | SYSSR - System Status Register R | | VMS | LINS | HSS | LSS | Table 39 summarizes the SPI register content for Control Information (C3:C0)=W and status information (S3:S0) = R. ### Table 39. SPI Register Overview | Adress(A3:A0) | Register Name / Read/Write Information | | BIT | | | | |---------------|----------------------------------------------|----|---------|--------|-------|---------| | Auress(AS.AU) | Register Name / Read/Write information | | 3 | 2 | 1 | 0 | | \$0 | MCR - Mode Control Register | W | HVSE | LINPE | MOD2 | MOD1 | | \$0 | VSR - Voltage Status Register | R | VSOV | VSUV | VDDOT | BATFAIL | | \$1 | VSR - Voltage Status Register | R | VSOV | VSUV | VDDOT | BATFAIL | | \$2 | WUCR - Wake-up Control Register | W | L4WE | L3WE | L2WE | L1WE | | φ2 | WUSR - Wake-up Status Register | R | L4 | L3 | L2 | L1 | | \$3 | WUSR - Wake-up Status Register | R | L4 | L3 | L2 | L1 | | \$4 | LINCR - LIN Control Register | W | LDVS | RXONLY | LSR1 | LSR0 | | <b>54</b> | LINSR - LIN Status Register | R | RXSHORT | TXDOM | LINOT | LINOC | | \$5 | LINSR - LIN Status Register | R | RXSHORT | TXDOM | LINOT | LINOC | | \$6 | HSCR - High-side Control Register | W | PWMHS2 | PWMHS1 | HS2 | HS1 | | \$6 | HSSR - High-side Status Register | R | HS2OP | HS2CL | HS10P | HS1CL | | \$7 | HSSR - High-side Status Register | R | HS2OP | HS2CL | HS10P | HS1CL | | \$8 | LSCR - Low-side Control Register | W | PWMLS2 | PWMLS1 | LS2 | LS1 | | Φ0 | LSSR - Low-side Status Register | R | LS2OP | LS2CL | LS10P | LS1CL | | \$9 | LSSR - Low-side Status Register | R | LS2OP | LS2CL | LS10P | LS1CL | | | TIMOD Timing Control Desister | w | CS/WD | WD2 | WD1 | WD0 | | \$A | TIMCR - Timing Control Register | VV | CS/WD | CYST2 | CYST1 | CYST0 | | | WDSR - Watchdog Status Register | R | WDTO | WDERR | WDOFF | WDWO | | \$B | WDSR - Watchdog Status Register | R | WDTO | WDERR | WDOFF | WDWO | | \$C | AMUXCR - Analog Multiplexer Control Register | W | LXDS | MX2 | MX1 | MX0 | | \$D | CFR - Configuration Register | W | HVDD | CYSX8 | CSAZ | CSGS | | ¢E | IMR - Interrupt Mask Register | W | HSM | LSM | LINM | VMM | | \$E | ISR - Interrupt Source Register | R | ISR3 | ISR2 | ISR1 | ISR0 | | \$F | ISR - Interrupt Source Register | R | ISR3 | ISR2 | ISR1 | ISR0 | # 14.3.1 Register Definitions # 14.3.1.1 System Status Register - SYSSR The System Status register (SYSSR) is always transferred with every SPI transmission and gives a quick system status overview. It summarizes the status of the Voltage Status register (VSR), LIN Status register (LINSR), High-side Status register (HSSR), and the Lowside Status register (LSSR). Table 40. System Status Register | | S7 | S6 | S5 | S4 | |------|-----|------|-----|-----| | Read | VMS | LINS | HSS | LSS | ### 14.3.1.1.1 VMS - Voltage Monitor Status This read-only bit indicates one or more bits in the VSR are set. - 1 = Voltage Monitor bit set - 0 = None Figure 44. Voltage Monitor Status ### 14.3.1.1.2 LINS - LIN Status This read-only bit indicates one or more bits in the LINSR are set. - 1 = LIN Status bit set - 0 = None Figure 45. LIN Status ### 14.3.1.1.3 HSS - High-side Switch Status This read-only bit indicates one or more bits in the HSSR are set. 1 = High-side Status bit set 0 = None Figure 46. High-side Status #### 14.3.1.1.4 LSS - Low-side Switch Status This read-only bit indicates one or more bits in the LSSR are set. 1 = Low-side Status bit set 0 = None Figure 47. Low-side Status ### 14.3.1.2 Mode Control Register - MCR The Mode Control register (MCR) allows switching between the operation modes and to configure the 33912. Writing the MCR returns the VSR. Table 41. Mode Control Register - \$0 | | C3 | C2 | C1 | C0 | |-----------------|------|-------|------|------| | Write | HVSE | LINPE | MOD2 | MOD1 | | Reset Value | 1 | 1 | 1 | 1 | | Reset Condition | POR | POR | 1 | 1 | ### 14.3.1.2.1 HVSE - High-voltage Shutdown Enable This write-only bit enables/disables automatic shutdown of the high-side and the low-side drivers during a high-voltage VSOV condition. - 1 = automatic shutdown enabled - 0 = automatic shutdown disabled ### 14.3.1.2.2 LINPE - LIN pull-up enable. This write-only bit enables/disables the 30 $\mbox{k}\Omega$ LIN pull-up resistor in STOP and SLEEP modes. This bit also controls the LIN bus wake-up threshold. - 1 = LIN pull-up resistor enabled - 0 = LIN pull-up resistor disabled ### 14.3.1.2.3 MOD2, MOD1 - Mode Control Bits These write-only bits select the operating mode and allow clearing the watchdog in accordance with <u>Table 85</u> Mode Control Bits. 33912 Table 42. Mode Control Bits | MOD2 | MOD1 | Description | |------|------|------------------------------| | 0 | 0 | Normal Mode | | 0 | 1 | Stop Mode | | 1 | 0 | Sleep Mode | | 1 | 1 | Normal Mode + Watchdog Clear | ### 14.3.1.3 Voltage Status Register - VSR Returns the status of the several voltage monitors. This register is also returned when writing to the Mode Control register (MCR). Table 43. Voltage Status Register - \$0/\$1 | | S3 | S2 | S1 | S0 | |------|------|------|-------|---------| | Read | VSOV | VSUV | VDDOT | BATFAIL | ### 14.3.1.3.1 VSOV - V<sub>SUP</sub> Overvoltage This read-only bit indicates an overvoltage condition on the VS1 pin. - 1 = Overvoltage condition. - 0 = Normal condition. ### 14.3.1.3.2 VSUV - VSUP Undervoltage This read-only bit indicates an undervoltage condition on the VS1 pin. - 1 = Undervoltage condition. - 0 = Normal condition. ### 14.3.1.3.3 VDDOT - Main Voltage Regulator Overtemperature Warning This read-only bit indicates the main voltage regulator temperature reached the Overtemperature Prewarning threshold. - 1 = Overtemperature Prewarning - 0 = Normal ### 14.3.1.3.4 BATFAIL - Battery Fail Flag. This read-only bit is set during power-up and indicates the 33912 had a Power-On-Reset (POR). Any access to the MCR or VSR clears the BATFAIL flag. - 1 = POR Reset has occurred - 0 = POR Reset has not occurred # 14.3.1.4 Wake-up Control Register - WUCR This register is used to control the digital wake-up inputs. Writing the WUCR returns the Wake-up Status register (WUSR). Table 44. Wake-up Control Register - \$2 | | C3 | C2 | C1 | C0 | |-----------------|------------------------------|------|------|------| | Write | L4WE | L3WE | L2WE | L1WE | | Reset Value | 1 | 1 | 1 | 1 | | Reset Condition | POR, Reset mode or ext_reset | | | | ### 14.3.1.4.1 LxWE - Wake-up Input x Enable This write-only bit enables/disables which Lx inputs are enabled. In Stop and Sleep mode the LxWE bit determines which wake inputs are active for wake-up. If one of the Lx inputs is selected on the analog multiplexer, the corresponding LxWE is masked to 0. - 1 = Wake-up Input x enabled. - 0 = Wake-up Input x disabled. ### 14.3.1.5 Wake-up Status Register - WUSR This register is used to monitor the digital wake-up inputs and is also returned when writing to the WUCR. Table 45. Wake-up Status Register - \$2/\$3 | | S3 | S2 | S1 | S0 | |------|----|----|----|----| | Read | L4 | L3 | L2 | L1 | ### 14.3.1.5.1 Lx - Wake-up input x This read-only bit indicates the status of the corresponding Lx input. If the Lx input is not enabled, then the according Wake-up status returns 0. After a wake-up from Stop or Sleep mode these bits also allow to determine which input has caused the wake-up, by first reading the Interrupt Status register (ISR) and then reading the WUSR. 1 = Lx Wake-up 0 = Lx Wake-up disabled or selected as analog input. ### 14.3.1.6 LIN Control Register - LINCR This register controls the LIN physical interface block. Writing the LIN Control register (LINCR) returns the LIN Status register (LINSR). Table 46. LIN Control Register - \$4 | | C3 | C2 | C1 | C0 | |-----------------|------------------------------|-------------------------------------------------------|------|------| | Write | LDVS | RXONLY | LSR1 | LSR0 | | Reset Value | 0 | 0 | 0 | 0 | | Reset Condition | POR, Reset mode or ext_reset | POR, Reset mode,<br>ext_reset or LIN failure<br>gone* | PC | OR | <sup>\*</sup> LIN failure gone: if LIN failure (overtemp, TXD/RXD short) was set, the flag resets automatically when the failure is gone. #### 14.3.1.6.1 LDVS - LIN Dominant Voltage Select This write-only bit controls the LIN Dominant voltage: 1 = LIN Dominant Voltage = $V_{LIN DOM 1}$ (1.7V typ) 0 = LIN Dominant Voltage = $V_{LIN DOM 0}$ (1.1V typ) ### 14.3.1.6.2 RXONLY - LIN Receiver Operation Only This write-only bit controls the behavior of the LIN transmitter. In Normal mode, the activation of the RXONLY bit disables the LIN transmitter. In case of a LIN error condition, this bit automatically sets. In Stop mode this bit disables the LIN wake-up functionality, and the RXD pin reflects the state of the LIN bus. 1 = only LIN receiver active (Normal mode) or LIN wake-up disabled (Stop mode). 0 = LIN fully enabled. #### 14.3.1.6.3 LSRx - LIN Slew Rate This write-only bit controls the LIN driver slew-rate in accordance with Table 47. Table 47. LIN Slew Rate Control | LSR1 | LSR0 | Description | |------|------|----------------------------------| | 0 | 0 | Normal Slew Rate (up to 20 kb/s) | | 0 | 1 | Slow Slew Rate (up to 10 kb/s) | | 1 | 0 | Fast Slew Rate (up to 100 kb/s) | | 1 | 1 | Reserved | ### 14.3.1.7 LIN Status Register - LINSR This register returns the status of the LIN physical interface block and is also returned when writing to the LINCR. Table 48. LIN Status Register - \$4/\$5 | | S3 | S2 | S1 | S0 | |------|---------|-------|-------|-------| | Read | RXSHORT | TXDOM | LINOT | LINOC | ### 14.3.1.7.1 RXSHORT - RXD Pin Short-circuit This read-only bit indicates a short-circuit condition on the RXD pin (shorted either to 5.0 V or to Ground). The short-circuit delay must be a worst case of 8.0 µs to be detected and to shutdown the driver. To clear this bit, it must be read after the condition is gone (transition detected on RXD pin). The LIN driver automatically re-enables once the condition is gone. 1 = RXD short-circuit condition. 0 = None. #### 14.3.1.7.2 TXDOM - TXD Permanent Dominant This read-only bit signals the detection of a TXD pin stuck at dominant (Ground) condition and the resultant shutdown in the LIN transmitter. This condition is detected after the TXD pin remains in dominant state for more than 1 second (typical value). To clear this bit, it must be read after TXD has gone high. The LIN driver automatically re-enables once TXD goes High. 1 = TXD stuck at dominant fault detected. 0 = None. ### 14.3.1.7.3 LINOT - LIN Driver Overtemperature Shutdown This read-only bit signals the LIN transceiver was shutdown due to overtemperature. The transmitter automatically re-enables after the overtemperature condition is gone and TXD is high. The LINOT bit clears after a SPI read once the condition is gone. 1 = LIN overtemperature shutdown 0 = None #### 14.3.1.7.4 LINOC - LIN Driver Overcurrent Shutdown This read-only bit signals an overcurrent condition occurred on the LIN pin. The LIN driver is not shutdown but an IRQ is generated. To clear this bit, it must be read after the condition is gone. 1 = LIN overcurrent shutdown 0 = None ### 14.3.1.8 High-side Control Register - HSCR This register controls the operation of the high-side drivers. Writing to this register returns the High-side Status register (HSSR). Table 49. High-side Control Register - \$6 | | С3 | C2 | C1 | C0 | |-----------------|--------|--------|---------------------------------------------------------------|-----| | Write | PWMHS2 | PWMHS1 | HS2 | HS1 | | Reset Value | 0 | 0 | 0 | 0 | | Reset Condition | PC | )R | POR, Reset mode, ext_rese<br>HSx overtemp or (VSOV &<br>HVSE) | | #### 14.3.1.8.1 PWMHSx - PWM Input Control Enable. This write-only bit enables/disables the PWMIN input pin to control the respective high-side switch. The corresponding high-side switch must be enabled (HSx bit). - 1 = PWMIN input controls HSx output. - 0 = HSx is controlled only by the SPI. ### 14.3.1.8.2 HSx - HSx Switch Control. This write-only bit enables/disables the corresponding high-side switch. - 1 = HSx switch on. - 0 = HSx switch off. ### 14.3.1.9 High-side Status Register - HSSR This register returns the status of the high-side switches and is also returned when writing to the HSCR. Table 50. High-side Status Register - \$6/\$7 | | S3 | S2 | S1 | S0 | |------|-------|-------|-------|-------| | Read | HS2OP | HS2CL | HS10P | HS1CL | ### 14.3.1.9.1 High-side Thermal Shutdown A thermal shutdown of the high-side drivers is indicated by setting all HSxOP and HSxCL bits simultaneously. ### 14.3.1.9.2 HSxOP - High-side Switch Open Load Detection This read-only bit signals the high-side switches are conducting current below a certain threshold indicating possible load disconnection. - 1 = HSx Open Load detected (or thermal shutdown) - 0 = Normal ### 14.3.1.9.3 HSxCL - High-side Current Limitation This read-only bit indicates the respective high-side switch is operating in current limitation mode. - 1 = HSx in current limitation (or thermal shutdown) - 0 = Normal ### 14.3.1.10 Low-side Control Register - LSCR This register controls the operation of the low-side drivers. Writing the Low-side Control register (LSCR) also returns the Low-side Status register (LSSR). Table 51. Low-side Control Register - \$8 | | С3 | C2 | C1 | C0 | |-----------------|--------|--------|-----------------------------------|--------------| | Write | PWMLS2 | PWMLS1 | LS2 | LS1 | | Reset Value | 0 | 0 | 0 | 0 | | Reset Condition | POR | | POR, Reset m<br>LSx overtem<br>HV | o or (VSOV & | ### 14.3.1.10.1 PWMLx - PWM Input Control Enable. This write-only bit enables/disables the PWMIN input pin to control the respective low-side switch. The corresponding low-side switch must be enabled (LSx bit). - 1 = PWMIN input controls LSx. - 0 = LSx is controlled only by the SPI. #### 14.3.1.10.2 LSx - LSx Switch Control. This write-only bit enables/disables the corresponding low-side switch. - 1 = LSx switch on. - 0 = LSx switch off. ### 14.3.1.11 Low-side Status Register - LSSR This register returns the status of the low-side switches and is also returned when writing to the LSCR. Table 52. Low-side Status Register - \$8/\$9 | | C3 | C2 | C1 | C0 | |------|-------|-------|-------|-------| | Read | LS2OP | LS2CL | LS10P | LS1CL | #### 14.3.1.11.1 Low-side Thermal Shutdown A thermal shutdown of the low-side drivers is indicated by setting all LSxOP and LSxCL bits simultaneously. ### 14.3.1.11.2 LSxOP - Low-side Switch Open Load Detection This read-only bit signals the low-side switches are conducting current below a certain threshold indicating possible load disconnection. - 1 = LSx Open Load detected (or thermal shutdown) - 0 = Normal #### 14.3.1.11.3 LSxCL - Low-side Current Limitation This read-only bit indicates the respective low-side switch is operating in current limitation mode. - 1 = LSx in current limitation (or thermal shutdown) - 0 = Normal ### 14.3.1.12 Timing Control Register - TIMCR This register is a double purpose register which allows to configure the watchdog and the cyclic sense periods. Writing to the Timing Control register (TIMCR) also returns the Watchdog Status register (WDSR). Table 53. Timing Control Register - \$A | | C3 | C2 | C1 | C0 | | |-----------------|--------|-------|-------|-------|--| | Write | CS/WD | WD2 | WD1 | WD0 | | | vviite | OO/VID | CYST2 | CYST1 | CYST0 | | | Reset Value | - | 0 | 0 | 0 | | | Reset Condition | - | POR | | | | ### 14.3.1.12.1 CS/WD - Cyclic Sense or Watchdog Prescaler Select This write-only bit selects which prescaler is being written to, the Cyclic Sense prescaler or the Watchdog prescaler. - 1 = Cyclic Sense Prescaler selected - 0 = Watchdog Prescaler select ### 14.3.1.12.2 WDx - Watchdog Prescaler This write-only bits selects the divider for the watchdog prescaler and therefore selects the watchdog period in accordance with <u>Table 54</u>. This configuration is valid only if windowing watchdog is active. Table 54. Watchdog Prescaler | WD2 | WD1 | WD0 | Prescaler Divider | |-----|-----|-----|-------------------| | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 2 | | 0 | 1 | 0 | 4 | | 0 | 1 | 1 | 6 | | 1 | 0 | 0 | 8 | | 1 | 0 | 1 | 10 | | 1 | 1 | 0 | 12 | | 1 | 1 | 1 | 14 | ### 14.3.1.12.3 CYSTx - Cyclic Sense Period Prescaler Select This write-only bits selects the interval for the wake-up cyclic sensing together with the bit CYSX8 in the Configuration register (CFR) (see Configuration Register - CFR). This option is only active if one of the high-side switches is enabled when entering in Stop or Sleep mode. Otherwise a timed wake-up is performed after the period shown in Table 55. Table 55. Cyclic Sense Interval | CYSX8 <sup>(135)</sup> | CYST2 | CYST1 | CYST0 | Interval | |------------------------|-------|-------|-------|-----------------| | Х | 0 | 0 | 0 | No cyclic sense | | 0 | 0 | 0 | 1 | 20 ms | | 0 | 0 | 1 | 0 | 40 ms | | 0 | 0 | 1 | 1 | 60 ms | | 0 | 1 | 0 | 0 | 80 ms | | 0 | 1 | 0 | 1 | 100 ms | | 0 | 1 | 1 | 0 | 120 ms | | 0 | 1 | 1 | 1 | 140 ms | | 1 | 0 | 0 | 1 | 160 ms | Table 55. Cyclic Sense Interval (continued) | CYSX8 <sup>(135)</sup> | CYST2 | CYST1 | CYST0 | Interval | |------------------------|-------|-------|-------|----------| | 1 | 0 | 1 | 0 | 320 ms | | 1 | 0 | 1 | 1 | 480 ms | | 1 | 1 | 0 | 0 | 640 ms | | 1 | 1 | 0 | 1 | 800 ms | | 1 | 1 | 1 | 0 | 960 ms | | 1 | 1 | 1 | 1 | 1120 ms | Notes ### 14.3.1.13 Watchdog Status Register - WDSR This register returns the Watchdog status information and is also returned when writing to the TIMCR. Table 56. Watchdog Status Register - \$A/\$B | | S3 | S2 | S1 | S0 | |------|------|-------|-------|------| | Read | WDTO | WDERR | WDOFF | WDWO | ### 14.3.1.13.1 WDTO - Watchdog Timeout This read-only bit signals the last reset was caused by either a watchdog timeout or by an attempt to clear the Watchdog within the window closed. Any access to this register or the Timing Control register (TIMCR) clears the WDTO bit. - 1 = Last reset caused by watchdog timeout - 0 = None ### 14.3.1.13.2 WDERR - Watchdog Error This read-only bit signals the detection of a missing watchdog resistor. In this condition the watchdog is using the internal, lower precision timebase. The Windowing function is disabled. - 1 = WDCONF pin resistor missing - 0 = WDCONF pin resistor not floating ### 14.3.1.13.3 WDOFF - Watchdog Off This read-only bit signals the watchdog pin connected to Ground and therefore disabled. In this case watchdog timeouts are disabled and the device automatically enters Normal mode out of Reset. This might be necessary for software debugging and for programming the Flash memory. - 1 = Watchdog is disabled - 0 = Watchdog is enabled ### 14.3.1.13.4 WDWO - Watchdog Window Open This read-only bit signals when the watchdog window is open for clears. The purpose of this bit is for testing. Should be ignored if WDERR is High. - 1 = Watchdog window open - 0 = Watchdog window closed <sup>135.</sup> bit CYSX8 is located in Configuration register (CFR) ### 14.3.1.14 Analog Multiplexer Control Register - MUXCR This register controls the analog multiplexer and selects the divider ration for the Lx input divider. Table 57. Analog Multiplexer Control Register -\$C | | С3 | C2 | C1 | C0 | |-----------------|------|------------------------------|-----|-----| | Write | LXDS | MX2 | MX1 | MX0 | | Reset Value | 1 | 0 | 0 | 0 | | Reset Condition | POR | POR, Reset mode or ext_reset | | | ### 14.3.1.14.1 LXDS - Lx Analog Input Divider Select This write-only bit selects the resistor divider for the Lx analog inputs. Voltage is internally clamped to VDD. 0 = Lx Analog divider: 1 1 = Lx Analog divider: 3.6 (typ.) ### 14.3.1.15 MXx - Analog Multiplexer Input Select These write-only bits selects which analog input is multiplexed to the ADOUT0 pin according to <u>Table 58</u>. When disabled or when in Stop or Sleep mode, the output buffer is not powered and the ADOUT0 output is left floating to achieve lower current consumption. Table 58. Analog Multiplexer Channel Select | MX2 | MX1 | MX0 | Meaning | | |-----|-----|-----|------------------------|--| | 0 | 0 | 0 | Disabled | | | 0 | 0 | 1 | Reserved | | | 0 | 1 | 0 | Die Temperature Sensor | | | 0 | 1 | 1 | VSENSE input | | | 1 | 0 | 0 | L1 input | | | 1 | 0 | 1 | L2 input | | | 1 | 1 | 0 | L3 input | | | 1 | 1 | 1 | L4 input | | # 14.3.1.16 Configuration Register - CFR This register controls the Hall Sensor Supply enable/disable, the cyclic sense timing multiplier, enables/disables the Current Sense Auto-zero function and selects the gain for the current sense amplifier. Table 59. Configuration Register - \$D | | C3 | C2 | C1 | C0 | |-----------------|---------------------------------|-------|------|------| | Write | HVDD | CYSX8 | CSAZ | CSGS | | Reset Value | 0 | 0 | 0 | 0 | | Reset Condition | POR, Reset mode<br>or ext_reset | POR | POR | POR | ### 14.3.1.16.1 HVDD - Hall Sensor Supply Enable This write-only bit enables/disables the state of the hall sensor supply. 1 = HVDD on 0 = HVDD off ### 14.3.1.16.2 CYSX8 - Cyclic Sense Timing x 8 This write-only bit influences the cyclic sense period as shown in Table 55. 1 = Multiplier enabled 0 = None ### 14.3.1.16.3 CSAZ - Current Sense Auto-Zero Function Enable This write-only bit enables/disables the circuitry to lower the offset voltage of the current sense amplifier. 1 = Auto-zero function enabled 0 = Auto-zero function disabled ### 14.3.1.16.4 CSGS - Current Sense Amplifier Gain Select This write-only bit selects the gain of the current sense amplifier. 1 = 14.5 (typ.) 0 = 30 (typ.) ### 14.3.1.17 Interrupt Mask Register - IMR This register allows masking of some of the interrupt sources. The respective flags within the Interrupt Source register (ISR) continues to work but does not generate interrupts to the MCU. The 5.0 V Regulator overtemperature prewarning interrupt and undervoltage (VSUV) interrupts can not be masked and always causes an interrupt. Writing to the IMR returns the ISR. Table 60. Interrupt Mask Register - \$E | | C3 | C2 | C1 | C0 | |-----------------|-----|-----|------|-----| | Write | HSM | LSM | LINM | VMM | | Reset Value | 1 | 1 | 1 | 1 | | Reset Condition | POR | | | | ### 14.3.1.17.1 HSM - High-side Interrupt Mask This write-only bit enables/disables interrupts generated in the high-side block. 1 = HS Interrupts Enabled 0 = HS Interrupts Disabled ### 14.3.1.17.2 LSM - Low-side Interrupt Mask This write-only bit enables/disables interrupts generated in the low-side block. 1 = LS Interrupts Enabled 0 = LS Interrupts Disabled #### 14.3.1.17.3 LINM - LIN Interrupts Mask This write-only bit enables/disables interrupts generated in the LIN block. 1 = LIN Interrupts Enabled 0 = LIN Interrupts Disabled ### 14.3.1.17.4 VMM - Voltage Monitor Interrupt Mask This write-only bit enables/disables interrupts generated in the Voltage Monitor block. The only maskable interrupt in the Voltage Monitor Block is the V<sub>SUP</sub> overvoltage interrupt. 1 = Interrupts Enabled 0 = Interrupts Disabled ### 14.3.1.18 Interrupt Source Register - ISR This register allows the <u>MC</u>U to determine the source of the last interrupt or wake-up respectively. A read of the register acknowledges the interrupt and leads $\overline{IRQ}$ pin to high, in case there are no other pending interrupts. If there are pending interrupts, $\overline{IRQ}$ is driven high for 10 µs and then be driven low again. This register is also returned when writing to the Interrupt Mask register (IMR). Table 61. Interrupt Source Register - \$E/\$F | | S3 | S2 | <b>S1</b> | S0 | |------|------|------|-----------|------| | Read | ISR3 | ISR2 | ISR1 | ISR0 | ### 14.3.1.18.1 ISRx - Interrupt Source Register These read-only bits indicate the interrupt source following <u>Table 62</u>. If no interrupt is pending then all bits are 0. If more than one interrupt is pending, the interrupt sources are handled sequentially multiplex. **Table 62. Interrupt Sources** | ISR3 | ISR2 | R2 ISR1 ISR0 | | Interrupt Source | | | | |------|------|--------------|------|-----------------------------------------------------------------|---------------------------------------------------------------|----------|----------| | ISKS | ISKZ | JAZ IJKI | ISKU | ISKI ISKU | none maskable | maskable | Priority | | 0 | 0 | 0 | 0 | no interrupt | no interrupt | none | | | 0 | 0 | 0 | 1 | | Lx Wake-up from Stop mode | highest | | | 0 | 0 | 1 | 0 | - | HS Interrupt (Overtemperature) | | | | 0 | 0 | 1 | 1 | - | LS Interrupt (Overtemperature) | | | | 0 | 1 | 0 | 0 | | LIN Interrupt (RXSHORT, TXDOM, LIN OT, LIN OC) or LIN Wake-up | | | | 0 | 1 | 0 | 1 | Voltage Monitor Interrupt (Low-voltage and VDD overtemperature) | Voltage Monitor Interrupt<br>(High-voltage) | | | | 0 | 1 | 1 | 0 | - | Forced Wake-up | lowest | | # 15 Typical Application The 33912 can be configured in several applications. The figure below shows the 33912 in the typical Slave Node Application. # 16 Packaging # 16.1 Package Dimensions **Important** For the most current revision of the package, visit <a href="www.Freescale.com">www.Freescale.com</a> and select Documentation, then under Available Documentation column select Packaging Information. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NO | TO SCALE | |------------------------------------------------------|--------------------|----------------|------------------|----------| | TITLE: | DOCUMENT NO | I: 98ASH70029A | RE∨: D | | | LOW PROFILE QUAD FLAT PA | CASE NUMBER | : 873A−03 | 19 MAY 2005 | | | 32 LEAD, 0.8 PITCH (7 X 7 X 1.4) | | STANDARD: JE | DEC MS-026 BBA | | DETAIL G SECTION F-F ROTATED 90°CW 32 PLACES | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------|---------------------------------|----------------|----------------------------|--| | TITLE: | DOCUMENT NO | : 98ASH70029A | RE√: D | | | LOW PROFILE QUAD FLAT PA | CASE NUMBER: 873A-03 19 MAY 200 | | 19 MAY 2005 | | | 32 LEAD, 0.8 PITCH (7 X | STANDARD: JE | DEC MS-026 BBA | | | # 17 Revision History Table 63. Revision History | Revision | Date | Description of Changes | |----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.0 | 5/2007 | Initial Release | | 2.0 | 9/2007 | <ul> <li>Several textual corrections</li> <li>Page 11: "Analog Output offset Ratio" (LXDS=1) changed to "Analog Output offset" +/-22mV</li> <li>Page 11: VSENSE Input Divider Ratio adjusted to 5,0/5,25/5,5</li> <li>Page 12: Common mode input impedance corrected to 75kΩ</li> <li>Page 13/15: LIN PHYSICAL LAYER parameters adjusted to final LIN specification release</li> </ul> | | 3.0 | 9/2007 | Revision number incremented at engineering request. | | 4.0 | 2/2008 | <ul> <li>Changed Functional Block Diagram on page 24.</li> <li>This Data Sheet and previous versions cover Part Numbers MC33912BAC and MC34912BAC. Future revisions do not cover these Part Numbers.</li> </ul> | | 5.0 | 10/2008 | <ul> <li>Datasheet updated according to the Pass1.2 silicon version electrical parameters</li> <li>Add Maximum Rating on I<sub>BUS_NO_GND</sub> parameter</li> <li>Added L1, L2, L3, and L4, Temperature Sense Analog Output Voltage per characterization, Internal Chip Temperature Sense Gain per characterization at 3 temperatures. See Figure 16, Temperature Sense Gain, VSENSE Input Divider Ratio (RATIOVSENSE=VSENSE/VADOUT0) per characterization, and VSENSE Output Related Offset per characterization parameters</li> <li>Added Temperature Sense Gain section</li> <li>Minor corrections to ESD Capability, <sup>(19)</sup>, Cyclic Sense ON Time from Stop and Sleep mode, Lin Bus Pin (LIN), Serial Data Clock Pin (SCLK), Master Out Slave In Pin (MOSI), Master In Slave Out Pin (MISO), Low-side Pins (LS1 and LS2), Digital/analog Pins (L1, L2, L3, and L4), Normal Request Mode, Sleep Mode, LIN Overtemperature Shutdown / TXD Stuck At Dominant / RXD Short-circuit:, Fault Detection Management Conditions, LIN Physical Layer, LIN Interface, Overtemperature Shutdown (LIN Interrupt), LIN Receiver Operation Only, SPI Protocol, Lx - Wake-up Input x, LIN Control Register - LINCR, and RXSHORT - RXD Pin Short-circuit</li> <li>This data sheet does not contain electrical parameters for MC33912BAC and MC34912BAC (see revision 4.0).</li> <li>Updated Freescale form and style</li> </ul> | | 6.0 | 2/2009 | <ul> <li>Added explanation for pins Not Connected (NC).</li> <li>This data sheet does not contain electrical parameters for MC33912BAC and MC34912BAC (see revision 4.0).</li> </ul> | | 7.0 | 3/2009 | <ul> <li>Changed VBAT_SHIFT and GND_SHIFT maximum from 10% to 11.5% for both parameters on page 14.</li> <li>This data sheet does not contain electrical parameters for MC33912BAC and MC34912BAC (see revision 4.0).</li> </ul> | | 8.0 | 3/2010 | <ul> <li>Combined Complete Data sheet for Part Numbers MC33912BAC and MC34912BAC to the back of this data sheet.</li> <li>Changed ESD Voltage for Machine Model from ±200 to ±150</li> </ul> | | 9.0 | 2/2014 | No technical changes. Revised back page. Updated document properties. Added SMARTMOS sentence to last paragraph. | | 10.0 | 9/2015 | Added <sup>(75)</sup> to <u>Table 28</u> Updated template form and style. | How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions. Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. SMARTMOS is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © 2015 Freescale Semiconductor, Inc. Document Number: MC33912 Rev. 10.0 9/2015