<span id="page-0-0"></span>

**CMX148**

**PMR Audio and Data Processor**

*COMMUNICATION SEMICONDUCTORS*

D/148/6 November 2010

# **Audio Processing, DTMF and FFSK/MSK Data Modem with Auxiliary Functions for use in Analogue PMR Systems**

## **Features**

- **Concurrent Audio/Signalling/Data Operations Dual Auxiliary ADC, 4 Multiplexed Inputs**
- **Complete Audio-band Processing:** 
	- o **Selectable Audio Processing Order**
	- o **Pre and De-emphasis**
	- o **Selectable 2.55/3.0 kHz Filtering**
	- o **Selectable Audio HPF Cut-off**
	- o **Compandor**
	- o **Limiter**
- **Programmable Voice Scrambler Digital Gain Adjustment**
- **MSK/FFSK Data Modem with Packet or Freeformat Modes with FEC, CRC, Interleaving and Scrambling**
- **DTMF and Audio Tone Encoder/Decoder Flexible Powersave Modes**
- **Routing to Support Host µController Signalling Low-power 3.3V Operation**
- **Sub-Audio Signalling Filters for CTCSS and DCS Small VQFN and LQFP Packages**
- 
- **4 x Auxiliary DACs**
- **Dual Programmable System Clock Outputs**
- **Tx Outputs for Single, Two-Point or I/Q Modulation**
- **Microphone and Discriminator Analogue Inputs**
- 
- **Default 3.6864MHz Xtal/Clock**
- **C-BUS Serial Interface to Host µController**
- 
- 
- 



# <span id="page-0-1"></span>**1. Brief Description**

The CMX148 is a half-duplex, audio, signalling and data processing IC for use in PMR systems that utilise the host µC to perform signalling, including CTCSS/DCS encoding/decoding. The device is intended for use in general leisure and professional PMR terminals.

Comprehensive audio processing facilities include complete audio processing, filtering, companding, preor de-emphasis and frequency inversion scrambling. The CMX148 features an FFSK/MSK data modem for packetised or free-format data operations. Signal routing and filtering is included to assist host µC based signal encoding/decoding applications.

A DTMF encoder/decoder, a full complement of auxiliary ADCs and DACs and dual synthesised clock outputs are included in this low power PMR processor. The device also has flexible powersaving modes and is available in 48-pin VQFN and LQFP packages.

© 2010 CML Microsystems Plc

## **CONTENTS**







#### Figure **Page**



It is always recommended that you check for the latest product datasheet version from the CML website: [[www.cmlmicro.com](http://www.cmlmicro.com/)].

#### © 2010 CML Microsystems Plc 4 D/148/6

# <span id="page-4-0"></span>**1.1. History**

<span id="page-4-1"></span>

# <span id="page-5-0"></span>**2. Block Diagram**

<span id="page-5-1"></span>

<span id="page-5-2"></span>**Figure 1 Block Diagram** 

# <span id="page-6-1"></span><span id="page-6-0"></span>**3. Signal List**



© 2010 CML Microsystems Plc 7 D/148/6



**Notes:** IP = Input (+ PU/PD = internal pull-up/pull-down resistor)

$$
OP = Output
$$

BI = Bidirectional<br>TS OP = 3-state Outpi

TS OP = 3-state Output<br>PWR = Power Connec

PWR = Power Connection<br>NC = No Connection - sh No Connection - should NOT be connected to any signal

## <span id="page-8-1"></span><span id="page-8-0"></span>**4. External Components**



**Figure 2 Recommended External Components** 

<span id="page-8-2"></span>

Resistors ±5%, capacitors and inductors ±20% unless otherwise stated.

Notes:

- 1. X1 can be a crystal or an external clock generator; this will depend on the application. The tracks between the crystal and the device pins should be as short as possible to achieve maximum stability and best start up performance. By default, a 3.6864MHz clock is selected, other values could be used if the various internal clock dividers are set to appropriate values.
- 2. R5 should be selected to provide the desired dc gain (assuming C11 is not present) of the DISC input, as follows:

$$
|\text{GAIN}_{\text{DISC}}| = 100 \text{k}\Omega / \text{R5}
$$

The gain should be such that the resultant output at the DISCFB pin is within the input signal range specified in [7.14.2](#page-35-1).

3. R7 should be selected to provide the desired dc gain (assuming C13 is not present) of the SIG input as follows:

$$
|\text{GAIN}_{\text{SIG}}| = 100 \text{k}\Omega / \text{R7}
$$

```
© 2010 CML Microsystems Plc 9 D/148/6
```
The gain should be such that the resultant output at the SIGFB pin is within the input signal range specified in [7.14.](#page-34-4)

4. R9 should be selected to provide the desired dc gain (assuming C15 is not present) of the MIC input as follows:

$$
|\text{GAIN}_{\text{MIC}}| = 100 \text{k}\Omega / \text{R9}
$$

The gain should be such that the resultant output at the MICFB pin is within the input signal range specified in [7.14.1.](#page-34-5) For optimum performance with low signal microphones, an additional external gain stage may be required.

5. C11, C13 and C15 should be selected to maintain the lower frequency roll-off of the MIC, SIG and DISC inputs as follows:

> $C11 \geq 1.0 \mu F \times |GAIN_{DISC}|$  $C13 \geq 1.0 \mu F \times |GAIN_{SIG}|$ C15  $\geq$  30nF  $\times$  GAIN<sub>MIC</sub>

- 6. SIG and SIGFB connections allow the user to have an additional signal input (usually assigned to the External Signalling). Component connections and values are as for the respective DISC and MIC networks. If this input is not required, the SIG pin should be connected to AVss.
- 7. C5 (AUDIO output) should be increased to 1.0µF if frequencies below 300Hz need to be used on this pin.
- 8. A single 10µF electrolytic capacitor (C24, fitted as shown) may be used for smoothing the power supply to both VDEC pins, providing they are connected together on the pcb with an adequate width power supply trace. Alternatively, separate smoothing capacitors should be connected to each VDEC pin. High frequency decoupling capacitors (C3 and C23) must always be fitted as close as possible to both VDEC pins.



## <span id="page-10-1"></span><span id="page-10-0"></span>**5. PCB Layout Guidelines and Power Supply Decoupling**

**Figure 3 Power Supply and Decoupling** 

Component Values as per [Figure 2](#page-8-2).

<span id="page-10-2"></span>Notes:

It is important to protect the analogue pins from extraneous inband noise and to minimise the impedance between the device and the supply and bias decoupling capacitors. The decoupling capacitors C3, C7, C18, C19, C21, C22, C24 and C25 should be as close as possible to the device. It is therefore recommended that the printed circuit board is laid out with separate ground planes for the AV<sub>SS</sub> and  $DV_{SS}$  supplies in the area of the CMX148, with provision to make links between them, close to the device. Use of a multi-layer printed circuit board will facilitate the provision of ground planes on separate layers.

V<sub>BIAS</sub> is used as an internal reference for detecting and generating the various analogue signals. It must be carefully decoupled, to ensure its integrity, so apart from the decoupling capacitor shown, no other loads should be connected. If V<sub>BIAS</sub> needs to be used to set the discriminator mid-point reference, it must be buffered with a high input impedance buffer.

The single ended microphone input and audio output must be ac coupled (as shown), so that their return paths can be connected to AV<sub>SS</sub> without introducing dc offsets. Further buffering of the audio output is advised.

The crystal X1 may be replaced with an external clock source.

© 2010 CML Microsystems Plc 11 D/148/6

<span id="page-11-1"></span><span id="page-11-0"></span>The CMX148 is intended for use in half-duplex analogue two way mobile radio or family radio equipment and is particularly suited to both the PMR markets and enhanced MURS/GMRS/FRS with GPS terminal designs. The CMX148 provides radio signal filtering, encoder and decoder functions for: audio, inband tones, DTMF, and MSK/FFSK data, permitting simple to sophisticated levels of tone control and data transfer. A flexible power control facility allows the device to be placed in its optimum powersave mode when not actively processing signals.

The CMX148 includes a crystal clock generator, with a buffered output, to provide a common system clock if required. A block diagram of the CMX148 is shown in [Figure 1.](#page-5-2)

The signal processing blocks can be individually assigned to either of two signal processing paths, which in turn, can be routed from any of the three audio/discriminator input pins. This allows for a very flexible routing architecture and allows the facility for different processing blocks to act on different analogue inputs.

Additional filtering is included to support host-generation or detection of sub-audible CTCSS/DCS tones.

## **Tx Functions:**

- $\circ$  Single/dual microphone or external signalling inputs with input amplifier and programmable gain adjustment
- o Filtering selectable for 12.5kHz and 25kHz channels
- o Selectable pre-emphasis
- o Selectable compression
- o Selectable frequency inversion voice scrambling
- o Selectable audio processing order
- $\circ$  2-point modulation outputs with programmable level adjustment
- o Filtering for external CTCSS or DCS signals
- o Programmable audio tone generator (for custom audio tones)
- o Programmable DTMF generator
- o 1200/2400 baud MSK/FFSK modem and data packet encoder (suitable for text messaging/paging, caller identification, caller location, digital poll of remote radio location, GPS information in NMEA 0183 format, data transfer, MPT1327 etc.) incorporating interleaving, FEC, CRC and data scrambling
- o Tx Enable output

#### **Rx Functions:**

- $\circ$  Single/dual demodulator inputs with input amplifier and programmable gain adjustment
- o Audio-band and sub-audio rejection filtering
- o Selectable de-emphasis
- o Selectable expansion
- o Selectable frequency inversion voice de-scrambling
- o Selectable Audio Processing order
- o Software volume control
- o Filtering for external CTCSS or DCS signals
- o DTMF decoder
- $\circ$  1200/2400 baud MSK/FFSK data packet decoder with automatic bit rate recognition, 16-bit frame sync detection, error correction, data de-scrambler and packet disassembly
- o Rx Enable output

## **Auxiliary Functions:**

- o 2 programmable system clock outputs
- 2 auxiliary ADCs with selectable input paths
- 4 auxiliary DACs, one with built-in programmable RAMDAC

#### **Interface:**

- o C-BUS, 4-wire high-speed synchronous serial command/data bus
- o Open drain IRQ to host

# <span id="page-12-1"></span><span id="page-12-0"></span>**7. Detailed Descriptions**

# <span id="page-12-2"></span>**7.1. Device Identification Code**

Following a Power-on or Reset (see [8.1.1](#page-37-1)), the device will report the Device Identification Code in the Tone Status register (\$CC) to indicate that it is operational.

# <span id="page-12-3"></span>**7.2. Xtal Frequency**

The CMX148 is designed to work with a Xtal of 3.6864MHz. If this default configuration is not used, then Program Block 3 (see [8.2.4\)](#page-58-1) should be loaded with the correct values to ensure that the device will work to specification with the user specified clock frequency. A table of common values can be found in [Table](#page-12-5)  [1.](#page-12-5) Note the maximum Xtal frequency is 12.288MHz, although an external clock source of up to 24.576MHz can be used.

The register values in Table 1 are shown in hex (however not all bits are relevant, see Program Block 3 for details), the default settings are shown in bold, and the settings which do not give an exact setting (but are within acceptable limits) are in italics. The new P3.2-3 settings take effect following the write to P3.3 (the settings in P3.4-7 are implemented on a change to Rx or Tx mode).

<span id="page-12-5"></span>

## **Table 1 Xtal/clock Frequency Settings for Program Block 3**

# <span id="page-12-4"></span>**7.3. Host Interface**

A serial data interface (C-BUS) is used for command, status and data transfers between the CMX148 and the host µC; this interface is compatible with Microwire and SPI. Interrupt signals notify the host µC when a change in status has occurred and the µC should read the Status register across the C-BUS and respond accordingly. Interrupts only occur if the appropriate mask bit has been set. See section [8.1.3](#page-37-3).

The CMX148 will monitor the state of the C-BUS registers that the host has written to every 250µs (the C-BUS latency period) hence it is not advisable for the host to make successive writes to the same C-BUS register within this period.

To minimise activity on the C-BUS interface, optimise response times and ensure reliable data transfers, it is advised that the IRQ facility be utilised (using the IRQ mask register, \$CE). It is permissible for the host to poll the IRQ pin if the host µC does not support a fully interrupt-driven architecture. This removes the need to continually poll the C-BUS status register (\$C6) for status changes.

The C-BUS block provides for the transfer of data and control or status information between the CMX148's internal registers and the host µC over the C-BUS serial interface. Each transaction consists of a single Address byte sent from the µC which may be followed by one or more Data byte(s) sent from the µC to be written into one of the CMX148's Write Only Registers, or one or more data byte(s) read out from one of the CMX148's Read Only Registers, as illustrated in [Figure 4](#page-13-1).

© 2010 CML Microsystems Plc 13 D/148/6

<span id="page-13-0"></span>Data sent from the µC on the CDATA line is clocked into the CMX148 on the rising edge of the SCLK input. RDATA sent from the CMX148 to the µC is valid when SCLK is high. The CSN line must be held low during a data transfer and kept high between transfers. The C-BUS interface is compatible with most common µC serial interfaces and may also be easily implemented with general purpose µC I/O pins controlled by a simple software routine.

The number of data bytes following an Address byte is dependent on the value of the Address byte. The most significant bit of the address or data are sent first. For detailed timings see section [9.2.](#page-72-1) Note that, due to internal timing constraints, there may be a delay of up to 250µs between the end of a C-BUS write operation and the device reading the data from its internal register. Ensure that this C-BUS latency time (up to 250µs) is observed when writing multiple commands to the same C-BUS register.

#### **C-BUS Write:**



#### <span id="page-13-1"></span>Notes:

- 1. For Command byte transfers only the first 8 bits are transferred (\$01 = Reset).
- 2. For single byte data transfers only the first 8 bits of the data are transferred.
- 3. The CDATA and RDATA lines are never active at the same time. The Address byte determines the data direction for each C-BUS transfer.
- 4. The SCLK input can be high or low at the start and end of each C-BUS transaction.
- 5. The gaps shown between each byte on the CDATA and RDATA lines in the above diagram are optional, the host may insert gaps or concatenate the data as required.

© 2010 CML Microsystems Plc 14 D/148/6

## <span id="page-14-1"></span><span id="page-14-0"></span>**7.4. Device Control**

The CMX148 can be set into many modes to suit the environment in which it is to be used. These modes are described in the following sections and are programmed over the C-BUS: either directly to operational registers or, for parameters that are not likely to change during operation, via the Programming register (\$C8).

For basic operation:

- 1. enable the relevant hardware sections via the Power Down Control register
- 2. set the appropriate mode registers to the desired state (Audio, Inband, Sub-audio, Data, etc.)
- 3. select the required Signal Routing and Gain
- 4. use the Mode Control register to place the device into Rx or Tx mode

To conserve power when the device is not actively processing an analogue signal, place the device into Idle mode. Additional powersaving can be achieved by disabling the unused hardware blocks, however, care must be taken not to disturb any sections that are automatically controlled.

See:

- o [Powerdown Control \\$C0 write](#page-44-4)
- o [Mode Control \\$C1 write](#page-45-1)

## <span id="page-14-2"></span>**7.4.1. Signal Routing**

The CMX148 offers a very flexible routing architecture, with three signal inputs, two separate signal processing paths and a selection of two modulator outputs (to suit 2-point as well as I/Q modulation schemes) and a single audio output. Each of the signalling processing blocks can be independently routed from either of the two input blocks (Input1 or Input2), which can be routed from any of the three input signal amplifiers. The audio/voice processing blocks are always routed from Input1. The outputs from signal processing blocks are determined by the settings of the AuxADC and TX MOD mode register in Tx mode.

In Tx mode, an externally generated sub-audio or in-band signal may be routed via Input2. The signal can be appropriately filtered and mixed with the in-band signalling and presented at the MOD1 and/or MOD2 outputs. In Rx mode, sub-audio signalling or in-band signalling can be recovered from the input signal, routed via Input1 or Input2, and presented on the MOD2 output..

See:

- o [Input Gain and Output Signal Routing \\$B1 write](#page-43-1)
- o [AuxADC and Tx MOD Mode \\$A7 write](#page-38-1)
- o [Mode Control \\$C1 write](#page-45-1)

<span id="page-15-0"></span>

**Figure 5 Signal Routing** 

<span id="page-15-2"></span>The analogue gain/attenuation of each input and output can be set individually, with additional fine gain control available via the Programming register.

See:

- o [Analogue Output Gain \\$B0 write](#page-42-1)
- o [Input Gain and Output Signal Routing \\$B1 write](#page-43-1)

## <span id="page-15-1"></span>**7.4.2. Mode Control**

The CMX148 operates in one of three modes:

- 
- $\circ$  IDLE<br> $\circ$  Rx o Rx
- o Tx

At power-on or following a Reset or General Reset, the device will automatically enter IDLE mode, which allows for the maximum powersaving whilst still retaining the capability of monitoring the four ADC inputs (if enabled). It is only possible to write to the Programming register whilst in IDLE mode. See:

o [Mode Control – \\$C1 write](#page-45-1) 

<sup>©</sup> 2010 CML Microsystems Plc 16 D/148/6

## <span id="page-16-1"></span><span id="page-16-0"></span>**7.5. Audio Functions**

The audio signal can be processed in several ways, depending on the implementation required, by selecting the relevant bits in the [Audio Control – \\$C2 write](#page-46-1) register. In both Rx and Tx modes, a selectable channel filter to suit either the 12.5kHz or 25kHz TIA/ETSI channel mask can be selected. This filter also incorporates a soft limiter to reduce the effects of over-modulation. Other features include 300Hz HPF, pre- and de-emphasis, companding and frequency inversion scrambling, all of which may be individually enabled[1.](#page-16-3) The order in which these features are executed is selectable to ensure compatibility with existing implementations and provide optimal performance (see section [8.2.5\)](#page-59-1). The alternate settings shown in section [8.2.5](#page-59-1) may provide better performance than the default configuration

## <span id="page-16-2"></span>**7.5.1. Audio Receive Mode**

The CMX148 operates in half-duplex, so whilst in receive mode the transmit path (MIC input and MOD1/2 amplifiers) can be disabled and powered down if required. The AUDIO output signal level is equalised (to V<sub>BIAS</sub>) before switching between the audio port and the modulator ports, to minimise unwanted audible transients. The Off/Powersave level at MOD1/2 outputs is the same as the  $V_{BIAS}$  pin, so the audio output level must also be at this level before switching.

See:

o [Audio Control – \\$C2 write](#page-46-1)

## **Receiving Audio Band Signals**

When a voice-based signal is being received, it is up to the host  $\mu$ C, in response to signal status information provided by the CMX148, to control muting/enabling of the audio signal to the AUDIO output.

The discriminator path through the device has a programmable gain stage. Whilst in receive mode this should normally be set to 0dB (the default) gain.

## **Receive Filtering**

The incoming signal is filtered, as shown in [Figure 7](#page-17-2) (with the 300Hz HPF also active), to remove subaudio components and to minimise high frequency noise. When appropriate, the audio signal can then be routed to the AUDIO output. Separate selectable filters are available for:

- 300Hz High Pass (to reject sub-audible signalling)
- 2.55kHz Low Pass (for 12.5kHz channel operation)
- 3.0kHz Low Pass (for 25kHz channel operation)

Note that with no filters selected, the low frequency response extends to below 5Hz at the low end but still rolls off above 3.3kHz at the top end.

The cut-off point of the 300Hz HPF can be set to either 280Hz, 300Hz or 320Hz by setting the relevant bits of Program Block P2.5, as shown in [Figure 6.](#page-17-1)

<span id="page-16-3"></span> 1 The typical responses shown in Figure 7, Figure 10, Figure 11 were recorded using the EV1480 Evkit, DISC to AUDIO and MOD1.

<span id="page-17-0"></span>



<span id="page-17-1"></span>

<span id="page-17-2"></span>**Figure 7 Rx 25kHz Channel Audio Filter Frequency Response** 

<span id="page-18-0"></span>



<span id="page-18-1"></span>



<span id="page-18-2"></span>© 2010 CML Microsystems Plc 19 D/148/6

#### <span id="page-19-0"></span>**De-emphasis**

Optional de-emphasis at -6dB per octave from 300Hz to 3000Hz (shown in [Figure 9](#page-18-2)) can be selected, to facilitate compliance with TIA/EIA-603, EN 300 086, EN 301 025 etc. The template shows the +1 and - 3dB limits.

## **Rx Companding (Expanding)**

The CMX148 incorporates an optional syllabic compandor in both transmit and receive modes. This expands received audio band signals that have been similarly compressed in the transmitter to enhance dynamic range. See the next section and:

o [Audio Control – \\$C2 write](#page-46-1)

## **Audio De-scrambling**

The CMX148 incorporates an optional frequency inversion de-scrambler in receive mode. This descrambles received audio band signals that have been scrambled in the transmitter. The inversion frequency defaults to 3300Hz, but maybe modified by writing to P4.8.

See:

o [Audio Control – \\$C2 write](#page-46-1) 

## <span id="page-19-1"></span>**7.5.2. Audio Transmit Mode**

The device operates in half-duplex, so when the device is in transmit mode the receive path (discriminator and audio output amplifiers) should be disabled, and can be powered down, by the host  $\mu$ C.

Two modulator outputs with independently programmable gains are provided to facilitate single or twopoint modulation, separate sub-audio and audio band outputs. If one of the modulator outputs is not used it can be disabled to conserve power.

To avoid spurious transmissions when changing from Rx to Tx, the MOD1 and MOD2 outputs are ramped to the quiescent modulator output level,  $V_{BIAS}$  before switching (if enabled by b7 of the Analogue Gain register, \$B0). Similarly, when starting a transmission, the transmitted signal is ramped up from the quiescent  $V_{BIAS}$  level and when ending a transmission the transmitted signal is ramped down to the quiescent V<sub>BIAS</sub> level. The ramp rates are set in the Program Block P4.6. When the modulator outputs are disabled, their outputs will be set to  $V_{BIAS}$ . When the modulator output drivers are powered down, their outputs will be floating (high impedance), so the RF modulator will need to be turned off.

For all transmissions, the host  $\mu$ C must only enable signals after the appropriate data and settings for those signals are loaded into the C-BUS registers. As soon as any signalling is enabled the CMX148 will use the settings to control the way information is transmitted.

A programmable gain stage in the microphone input path facilitates a host controlled VOGAD capability, or an internal AGC function may be used.

See:

- o [Audio Control \\$C2 write](#page-46-1)
- o [AuxADC and Tx MOD Mode \\$A7 write](#page-38-1)
- o [Input Gain and Output Signal Routing \\$B1 write](#page-43-1)

## **Processing Audio Signals for Transmission over Analogue Channels**

The microphone input(s), with programmable gain, can be selected as the audio input source. Preemphasis is selectable with either of the two analogue Tx audio filters (for 12.5kHz and 25kHz channel spacing). These are designed for use in EN 300 086, TIA/EIA-603 or EN 301 025 compliant applications. When the 300Hz HPF is enabled, it will attenuate sub-audio frequencies below 250Hz by more than 33dB with respect to the signal level at 1kHz.

These filters, together with a built in limiter, help ensure compliance with EN 300 086 and EN 301 025 (25kHz and 12.5kHz channel spacing) when levels and gain settings are set up correctly in the target system.

<sup>©</sup> 2010 CML Microsystems Plc 20 D/148/6

<span id="page-20-0"></span>



<span id="page-20-1"></span>

## **Figure 11 Tx Channel Audio Filter Response and Template (TIA)**

<span id="page-20-2"></span>The characteristics of the 12.5kHz channel filter fit the template shown in [Figure 10](#page-20-1) and [Figure 11](#page-20-2). This filter also facilitates implementation of systems compliant with TIA/EIA-603 'A' , 'B' and 'C' bands .

© 2010 CML Microsystems Plc 21 D/148/6

<span id="page-21-0"></span>The CMX148 provides selectable pre-emphasis filtering of +6dB per octave from 300Hz to 3000Hz, matching the template shown



<span id="page-21-1"></span>**Figure 12 Audio Frequency Pre-emphasis** 

<span id="page-22-0"></span>

## **Figure 13 Audio Frequency Pre-emphasis**

## <span id="page-22-1"></span>**Modulator Output Routing**

The sub-audio component can be combined with the audio band signal and this composite signal routed to both MOD1 and MOD2 outputs, or the sub-audio and audio band signal can be output separately (subaudio to MOD2 and audio band to MOD1), in accordance with the settings of:

- o [AuxADC and Tx MOD Mode \\$A7 write](#page-38-1)
- o [Input Gain and Output Signal Routing \\$B1 write](#page-43-1)

Alternatively, the combined sub-audio and audio band composite signal can be output on MOD1 and MOD2 in a phase/quadrature (I/Q) format suitable for direct upconversion to the final RF signal. Due to the nature of the I/Q modulation, this mode is only feasible in RF channels/systems which have a maximum frequency deviation of 3kHz or less. Additional test modes are provided for calibrating external circuits. Tx I/Q mode is particularly suitable for data transmission.

## **InputAGC**

An Automatic Gain Control system can be enabled by setting the relevant bits of the Program Block P4.9. The setting of the Input1 Gain stage is recorded when the device enters Tx mode and if the signal exceeds the pre-set threshold, the Input1 Gain is automatically reduced in 3.2dB steps until it falls within the operational levels or the range of the gain stage is exhausted. When the signal level drops, the gain will be automatically increased in 3.2dB steps at the rate set in P4.9 until the initial values has been reached. For maximum effect the system should be designed such that the +22.4dB setting of the Input1 Gain stage achieves the nominal levels. To ensure consistent operation, it is recommended that the Input1 Gain stage value be re-initialised before entering Tx mode. The signal that is used as an input to this process can be selected to be either the:

- Output of Input1 Gain Stage
- Output of the Pre-emphasis Filter

© 2010 CML Microsystems Plc 23 D/148/6

by selecting the relevant bit in P4.9. The Pre-emphasis option should only be chosen if this block is actually in use.

- o [Input Gain and Output Signal Routing \\$B1 write](#page-43-1)
- o [Program Block 4 Gain and Offset Setup](#page-59-1)

## **Tx Companding (Compressing)**

The CMX148 incorporates an optional syllabic compandor in both transmit and receive mode. This compresses audio band signals before transmission to enhance dynamic range. See section [7.5.1](#page-16-2) and:

o [Audio Control – \\$C2 write](#page-46-1)

## **Audio Scrambling**

The CMX148 incorporates an optional frequency inversion scrambler in transmit mode. This scrambles audio band signals, to be de-scrambled in the receiver. The inversion frequency defaults to 3300Hz, but may be modified by writing to P4.8.

See:

 $\circ$  [Audio Control – \\$C2 write](#page-46-1)

## **Audio Compandor**

The compandor is comprised of a compressor and an expandor. The compressor's function is to reduce the dynamic range of a given signal by attenuating larger amplitudes while amplifying smaller amplitudes. The expandor's function is to expand the dynamic range of a given signal by attenuating small amplitude signals (e.g. noise) while amplifying large amplitude signals. The compressor is used prior to transmission and the expandor is used in the receiver. Hence, using a compandor will enhance performance in a communication system by transmitting a compressed signal, which is less likely to be corrupted by noise, and then at the receiver expanding the compressed signal, which will push the noise picked up during transmission down further.

The CMX148 uses a "syllabic compandor." This type of compandor, as opposed to the instantaneous compandor (e.g. µ/A-law PCM), responds to changes in the average envelope of the signal amplitude according to a syllabic time constant τ. Typically the steady state output for the compressor is proportional to the square root of the input signal. Ie:, for a 2 dB change in input signal, the output change will be 1 dB. Generally for voice communication systems a compressor is expected to have an input dynamic range of 60 dB, providing an output dynamic range of 30 dB. The expandor does the inverse.

<span id="page-24-0"></span>

**Figure 14 Expandor Transient Response** 

<span id="page-24-1"></span>

**Figure 15 Compressor Transient Response** 

<span id="page-24-2"></span>© 2010 CML Microsystems Plc 25 D/148/6

## <span id="page-25-1"></span><span id="page-25-0"></span>**7.6. External Sub-Audio Signalling**

Filtering for sub-audio signalling is available in the audio band below 260Hz. When sub-audio signalling is enabled, the 300Hz HPF in the audio section should also be enabled to remove the sub-audio signalling from the audio signal (in both Tx and Rx).

In Tx mode, the external sub-audio signal should be routed to Input2 (by convention, from the SIG input), and the filter selected using b6-5 of the Mode register, \$C1. This signal will then be summed with the current In-band signal according to the settings in the ADC register, \$A7. The level of this signal may be adjusted by using the Input2 Coarse and Fine gain settings (\$B0 and P4.2) or the Tx Sub-Audio level control (P2.0). This signal path is dc–coupled.

In Rx mode, the input signal can be routed from either Input1 or Input2 depending on the setting of the Mode register, \$C1, bit  $\overline{7}$  and is then filtered according to the settings of b6-5 of the Mode register and presented at the MOD2 output. Suitable external switching is required if this output is also used in Tx mode.

To assist in compensating for the different levels expected for the sub-audio signalling compared with the in-band signals, the CTCSS and DCS filters exhibit 6dB of attenuation in Tx and 12dB of gain in Rx.

The DCS filter is a 4-pole Bessel filter with a –3dB point at 134Hz.

The CTCSS filter is a 6-pole Cauer filter with a –3dB point at 260Hz.

Setting both b6-5 to 1 enables a straight-through path which exhibits a roll off at 2700Hz.

See:

- o [Analogue Output Gain \\$B0 write](#page-42-1)
- o [Mode Control \\$C1 write](#page-45-1)

#### **TX External Sub-Audio Frequency Response**



## **Figure 16 External Signalling Filter Response**

# <span id="page-25-3"></span><span id="page-25-2"></span>**7.7. Inband Signalling**

<sup>©</sup> 2010 CML Microsystems Plc 26 D/148/6

<span id="page-26-0"></span>The CMX148 supports DTMF signalling and generation of a user-programmable audio tone between 288Hz and 3000Hz. Note that if tones below 400Hz are used, sub-audio signalling should be disabled and the 300Hz HPF disabled.

Selection of the Inband signalling mode is performed by bits 11-8 of the Mode register (\$C1). Detection of the selected Inband signalling mode can be performed in parallel with voice or data reception.

See:

- o [Mode Control \\$C1 write](#page-45-1)
- o [Tx Inband Tones \\$C3 write](#page-46-2)
- o [Tone Status \\$CC read](#page-50-2)
- o [Audio Tone \\$CD: write](#page-51-1)

#### <span id="page-26-1"></span>**7.7.1. Receiving DTMF Tones**

DTMF Tone detection may be enabled in the Mode register (\$C1) in parallel with other inband tone modes (however, this is not recommended due to the increased likelihood of false detects). When a DTMF tone has been detected, b10 of the Tone Status register (\$CC) and b12 of the IRQ Status register, \$C6, will be set. This value will over-write any existing inband tone value that may be present. The DTMF detector returns the values shown below in [Table 2](#page-26-5).

#### <span id="page-26-2"></span>**7.7.2. Transmitting DTMF Tones**

<span id="page-26-5"></span>The DTMF signals to be generated are defined in the TxTONE register (\$C3). Single tones and twist (lower frequency tone reduced by 2dB) can be enabled by setting the appropriate bit in the \$C3 register to 1. The DTMF level is set in Program Block P1.0. The DTMF tones must be transmitted on their own, the host uC must disable audio band signals prior to initiating transmission of the DTMF tones and (if required) restore the audio band signals after the DTMF transmission is complete. [Table 2](#page-26-5) shows the DTMF tone pairs, together with the values for programming the 'Tone Pair' field of the TxTONE register.



#### **Table 2 DTMF Tone Pairs**

Note: Only the underlined tone is generated when the 'Single Tone' bit is enabled.

## <span id="page-26-3"></span>**7.7.3. Transmitting Audio Tones**

See section [8.1.29 Audio Tone - \\$CD: write](#page-51-1)

## <span id="page-26-4"></span>**7.8. MSK/FFSK Data Modem**

The CMX148 supports both 1200 and 2400 baud MSK/FFSK data modes. In Rx mode, the device can be set to look for either of the MSK or FFSK modes, however, once a valid mode has been found, it will stay in that mode until the host resets it.

#### <span id="page-27-0"></span>See:

- o [Mode Control \\$C1 write](#page-45-1)
- o [Modem Control \\$C7 write](#page-48-1)
- o [Rx Data 1 and 2 \\$C5 and \\$C9 read](#page-49-2)
- o [Tx Data 1 and 2 \\$CA and \\$CB write](#page-50-1)

#### <span id="page-27-1"></span>**7.8.1. Receiving MSK/FFSK Signals**

The CMX148 can decode incoming MSK/FFSK signals at either 1200 or 2400 baud data rates, automatically detecting the rate from the received signal. Alternatively, a control word may set the baud rate, in which case the device only responds to signals operating at that rate. The form of MSK/FFSK signals for these baud rates is shown in [Figure 17.](#page-28-6)

The received signal is filtered and data is extracted with the aid of a PLL to recover the clock from the serial data stream. The recovered data is stored in a 2- or 4-byte buffer (grouped into 16-bit words) and an interrupt issued to indicate received data is ready. Data is transferred over the C-BUS under host µC control. If this data is not read before the next data is decoded it will be overwritten and it is up to the user to ensure that the data is transferred at an adequate rate following data ready being flagged, see [Table 5.](#page-31-3) The MSK/FFSK bit clock is not output externally.

The extracted data is compared with the 16-bit programmed Frame Sync pattern (preset to \$CB23 following a RESET command). An interrupt will be flagged when the programmed Frame Sync pattern is detected or when the following Frame Head is decoded, see section [7.9.3](#page-28-4). The host µC may stop the frame sync search by disabling the MSK/FFSK demodulator. Once a valid Frame Sync pattern has been detected, the frame sync search algorithm is disabled; it may be re-started by the host disabling the Modem Control bits of the Mode register (\$C1:b2,3) and then re-enabling them (taking note of the C-BUS latency time).

If the CMX148 has been set to decode a Frame Head before interrupting, it will check the CRC portion of the Frame Head Control Field. If this indicates a corrupt Frame Head then a search for a new frame sync pattern will be automatically restarted.

FFSK may be transmitted in conjunction with a CTCSS or DCS sub-audio component. The device will handle the sub-audio signals as previously described. If a sub-audio signal turns off during reception of FFSK, it is up to the host µC to turn off the decoding as the device will continue receiving and processing the incoming signal until commanded otherwise by the host  $\mu$ C.

The host  $\mu$ C must keep track of the message length or otherwise determine the end of reception (e.g. by using sub-audio information to check for signal presence) and disable the demodulator at the appropriate time. Note that when using packets with embedded size information, the CMX148 will indicate when the last data block has been received.

## <span id="page-27-2"></span>**7.8.2. Transmitting MSK/FFSK Signals**

The MSK/FFSK encoding operates in accordance with the bit settings in the Modem Control register (\$C7). When enabled the modulator will begin transmitting data using the settings and values in Program Block 0 (bit sync and frame sync patterns), the Modem Control register and the Tx Data registers. Therefore, these registers should be programmed to the required values before transmission is enabled.

The CMX148 generates its own internal data clock and converts the binary data into the appropriately phased frequencies, as shown in [Figure 17](#page-28-6) and [Table 3](#page-28-5). The binary data is taken from Tx DATA 1 and 2 registers (\$CA and \$CB), most significant bit first. The following data words must be provided over the C-BUS within certain time limits to ensure the selected baud rate is maintained. The time limits will be dependent on the data coding being used, see [Table 5](#page-31-3).



© 2010 CML Microsystems Plc 28 D/148/6

<span id="page-28-0"></span>

**Figure 17 Modulating Waveforms for 1200 and 2400 Baud MSK/FFSK Signals** 

<span id="page-28-6"></span><span id="page-28-5"></span>The table below shows the combinations of frequencies and number of cycles to represent each bit of data, for both baud rates.

| <b>Baud Rate</b> | Data | <b>Number of Cycles</b><br><b>Frequency</b> |                |  |
|------------------|------|---------------------------------------------|----------------|--|
| 1200baud         |      | 1200Hz                                      | one            |  |
|                  |      | 1800Hz                                      | one and a half |  |
| 2400baud         |      | 1200Hz                                      | half           |  |
|                  |      | 2400Hz                                      | one            |  |

**Table 3 Data Frequencies for each Baud Rate** 

Note: FFSK may be transmitted in conjunction with a CTCSS or DCS sub-audio component.

## <span id="page-28-1"></span>**7.9. MSK/FFSK Data Packetising**

The CMX148 has extensive data packetising features that can be controlled by the Modem Control register (\$C7). The CMX148 can packetise data in a variety of formats so the user can have the optimum data throughput for various signal-to-noise ratios. Data is transferred in packets or frames, each frame is made up of a Frame Head followed by any associated user data. The Frame Head is composed of a 16 bit Bit Sync and 16-bit Frame Sync pattern immediately followed by a 4-byte control field. The 4 bytes start with an 8-bit address followed by 1 byte carrying information about the format of the following Data Block. The next byte indicates the size of the packet or can be used freely, depending on the format selected. The last byte is a checksum to detect if any of the 4 Frame Head bytes has been corrupted.

## <span id="page-28-2"></span>**7.9.1. Tx Hang Bit**

When transmitting MSK/FFSK data of types 0, 2 or 3, the user should ensure that the data is terminated with a hang bit. To do this, the host must set the 'Last Data' bit in the Modem Control register (\$C7) after the last data word has been loaded into the Tx Data 1 register (\$CA), as described in section [8.1.27](#page-50-1). This will append a hang bit onto the end of the current word and will stop modulating after the hang bit has been transmitted. It will also generate an interrupt (if enabled) when the hang bit has left the modulator.

## <span id="page-28-3"></span>**7.9.2. Frame Format**



\* Checksum B not applied to all Data Block types

^ Byte 3 is only reserved on sized data blocks.

The Data Block is made up from the user data. This consists of a variable number of data bytes optionally encoded to ensure secure delivery over a radio channel to the receiver. Checksum B is only applied at the end of sized Data Blocks, the receiver can then detect if any of the user data has been corrupted. Checksum B is composed of 16 bits for messages ≤16 bytes and 32 bits for longer messages.

## <span id="page-28-4"></span>**7.9.3. Frame Head**

In Frame Formats 3, 4 and 5, the Frame Head allows the receiver to detect and lock on to MSK/FFSK signals, provides basic addressing to screen out unwanted messages and indicates the format, coding and length of any following data.

<sup>©</sup> 2010 CML Microsystems Plc 29 D/148/6

<span id="page-29-0"></span>The four Control Field bytes have Forward Error Correction (FEC) applied to them in the transmitter, this adds 4 bits to every byte and the receiver can correct errors in the received bytes. The 4 received bytes are then checked for a correct CRC, so that corrupted Frame Heads can be rejected. If checksum A indicates that the Control Field bytes are correct, the Address (byte 1) is compared with that stored in the MSK Header Address bits of Modem Address register, \$B6 (b15:8). If a match occurs, or if the received address is '40', then an interrupt is raised indicating a valid Frame Head has been received. The Frame Head is 80 bits long (16 + 16 +  $\{4x12\}$ ). The contents of a received Frame Head can be read from Rx Data registers \$C5 and \$C9.

## <span id="page-29-1"></span>**7.9.4. Data Block Coding**

The Data Block follows the Frame Head and can be coded with different levels of error correction and detection. The Data Block format is controlled by the Frame Format selected in Frame Head byte 2, see also section [8.1.24.](#page-48-1) Messages can take the following formats:

Format: Description:

0 **Un-Formatted Data**. This mode should be used with the En\_RAW bit (b10 of the Modem Control Register) set to 1. The Interleave and Scrambler settings are ignored. This mode can be useful when interfacing to a system using a different format to those available in the CMX148.

In transmit, the device will transmit only the data loaded into the TxData 1 register. The host should provide bit sync, frame sync and any required formatting data as well as the Data Block through this register.

In receive, the device will search for the programmed 16-bit Frame Sync pattern and then output all following data 16 bits at a time. The host will have to perform all other data formatting.

- 1 **Frame Head only**. No Data Block will be added. This format can be useful for indicating channel or user status by using byte 3 and the User Bit of the Frame Head (see section [8.1.24\)](#page-48-1).
- 2 **Frame Head followed by raw data**. User data is appended to the Frame Head in 2-byte units with no formatting or CRC added by the CMX148. No size information is set in the Frame Head and the Data Block may contain any even number of bytes per frame.
- 3 **Frame Head followed by FEC coded data only**. Each byte of the user data has 4 bits of FEC coding added. No size information is set in the Frame Head and Data Block may contain any even number of bytes per frame. No CRC is added to the data.
- 4 **Frame Head followed by FEC coded data with an automatic CRC** at the end of the Data Block. The number of user data bytes in the Frame must be set in Frame Head byte 3. The CRC is automatically checked in the receiver and the result indicated to the host  $\mu$ C. Up to 255 bytes of user data can be sent in each frame using this format.
- 5 **As '4 above', with the addition of all Data Block bytes being interleaved**. This spreads the transmitted information over time and helps reduce the effect of errors caused by fading. Interleaving is performed on blocks of 4 bytes, the CMX148 automatically adds and strips out pad bytes to ensure multiples of 4 bytes are sent over the radio channel.

#### Notes:

- Format 0, 1, 2 and 3 have no size information requirement and do not reserve Frame Head byte 3. This byte may be freely used by the host  $\mu$ C to convey information. In Format 4 and 5 this byte must be set to the number of user bytes in the message attached to that Frame Head (≤255) to allow the receiver to correctly decode and calculate the CRC.
- Format 0 data transfers do not use frame heads. In Tx the host µC must transfer the bit and frame sync data before sending the message data. In Rx the host µC must decode all data after the frame sync.

<sup>©</sup> 2010 CML Microsystems Plc 30 D/148/6

<span id="page-30-4"></span><span id="page-30-0"></span>

| Data Block<br>Format: | Total over-air<br>bits for<br>an 80-byte<br>message | at<br>1200baud | Air time for MSK/FFSK<br>message (ms)<br>at<br>2400baud | Over air<br>efficiency | Burst length protection<br>at 1200baud<br>ffor 2400baud divide<br>both times by 21 | Probability of<br>detecting errors |
|-----------------------|-----------------------------------------------------|----------------|---------------------------------------------------------|------------------------|------------------------------------------------------------------------------------|------------------------------------|
|                       | 720                                                 | 600            | 300                                                     | 89%                    | None                                                                               | Zero                               |
|                       | 1040                                                | 867            | 433                                                     | 62%                    | $<$ 0.83ms in any 10ms                                                             | Poor                               |
|                       | 1088                                                | 907            | 453                                                     | 59%                    | $<$ 0.83ms in any 10ms                                                             | Excellent                          |
|                       | 1088                                                | 907            | 453                                                     | 59%                    | <3.33ms in any 40ms                                                                | Excellent                          |

**Table 4 Data Block Formats** 

Higher levels of error protection have the penalty of adding extra bits to the over air signal and this reduces the effective bit rate. Less error protection increases the effective bit rate, however in typical radio conditions the penalty is a greater risk of errors leading to repeated messages and a net reduction in effective bit rate compared to using error correction and detection.

## <span id="page-30-1"></span>**7.9.5. CRC and FEC Encoding Information**

For messages with FEC coding the following matrix is used to calculate and decode bytes:



An 8-bit CRC is used in all frame heads with the following generator polynomial (GP):

 $x^8 + x^7 + x^4 + x^3 + x^1 + x^0$ 

A 16-bit CRC is used at the end of sized data messages of up to 16 bytes with the following GP:

 $x^{16} + x^{12} + x^5 + x^0$ 

A 32-bit CRC is used at the end of sized data messages of over 16 bytes with the following GP:

 $x^{32} + x^{31} + x^{30} + x^{28} + x^{27} + x^{25} + x^{24} + x^{22} + x^{21} + x^{20} + x^{16} + x^{10} + x^{9} + x^{6} + x^{0}$ 

## <span id="page-30-2"></span>**7.9.6. Data Interleaving**

The built in MSK/FFSK packetising includes the option of interleaving the data in each block (Type 5). This, together with Forward Error Correction (FEC), reduces the effects of burst errors. Interleaving does not add any bits to the message, the packet is assembled in 'rows' and then transmitting in 'columns'.



In the above example the packet is assembled as 4 rows with 12 bits of information per row. When this packet is transmitted, interleaved bits are sent over the communication channel in the following order:

0, 12, 24, 36, 1, 13, 25, 37, 2, 14, ... , 33, 45, 10, 22, 34, 46, 11, 23, 35, 47.

In the receiving modem the packet is re-assembled (de-interleaved) before error correction. The CMX148 has a built in packet receive modem which is able to recognise (by using the frame head bytes) when the data has been interleaved by the transmitter and will decode the data using the correct method.

## <span id="page-30-3"></span>**7.9.7. Data Scrambling/Privacy Coding**

It is preferable for MSK/FFSK over-air data to be reasonably random in nature to ensure the receiver can track timing using the bit changes and to smooth the frequency spectrum. To reduce the possibility of

© 2010 CML Microsystems Plc 31 D/148/6

<span id="page-31-0"></span>user data causing long strings of 1's or 0's to be transmitted, a 16-bit data scrambler is provided and operates on all bits after the Frame Head.

The default (standard) setting for this scrambler is with a start code (seed) of \$FFFF and any receivers with the same seed may decode this data. However, if the transmitter and receiver pre-arrange a different seed then the scrambler will start its sequence in another place and any simple receiver that does not know the transmitted seed will not be able to successfully decode the data. This method gives over 65,000 different starting points and the chance of others decoding data successfully is reduced.

The CMX148 provides the option of two custom 16-bit words that are programmable by the user in Program Block P0.4 to P0.7. Bits 0 and 1 in the Frame Head Format byte indicate which setting (standard, Seed1, Seed2 or none) the following Data Block has been scrambled with, see section [8.1.24.](#page-48-1) Note that a seed of \$0000 will effectively turn off the Scrambler and provide no protection against long sequences of 1's or 0's. Reception of scrambled data will only be successful when the receiving device has been programmed with the correct (identical) seed to that used by the transmitter.

By using this method the CMX148 provides a privacy code that will protect against casual monitoring, however the data is not encrypted and a sophisticated receiver can decode the data by using moderately simple decoding techniques. If data encryption is required it must be performed by the host  $\mu$ C. The scrambler function is controlled by bits 0,1 of the Modem Control register, \$C7.

## <span id="page-31-1"></span>**7.9.8. Data Buffer Timing**

<span id="page-31-3"></span>Data must be transferred at the rate appropriate to the signal type and data format. The CMX148 buffers data in two 16-bit registers. The CMX148 will issue interrupts to indicate when data is available or required. The host must respond to these interrupts within the maximum allowable latency for the signal type. [Table 5](#page-31-3) shows the maximum latencies for transferring signal data to maintain appropriate data throughput.



#### **Table 5 Maximum Data Transfer Latency**

\* Type 1 message is an isolated Frame Head, there is no subsequent data to load (Tx) or read (Rx).

## <span id="page-31-2"></span>**7.10. Auxiliary ADC Operation**

The input to the Auxiliary ADCs can be independently routed to any of the signal input pins under control of the AuxADC and Tx MOD mode register, \$A7. Conversions will be performed as long as a valid input source is selected, to stop the ADC, the input source should be set to "none". Register \$C0, b6, BIAS, must be enabled for Auxiliary ADC operation.

Averaging can be applied to the ADC readings by selecting the relevant bits in the AuxADC and Tx MOD mode register, \$A7, the length of the averaging is determined by the value in the Program Block (P3.0 and P3.1), and defaults to a value of 0. This is a rolling average system such that a proportion of the current data will be added to the last value. The proportion is determined by the value of the average counter in P3.0 and P3.1. For an average value of 0; 50% of the current value will be applied, for a value of  $1 = 25\%$ ,  $2 = 12.5\%$  etc. The maximum useful value of this field is 8. Averaging will begin with the current value of the AuxADC, therefore it is recommended that the AuxADC be enabled for at least one sample (250µs) before starting the average process to ensure that its initial value is as expected, otherwise the initial value will default to zero.

High and Low thresholds may be independently applied to both ADC channels (the comparison is applied after averaging, if this is enabled) and an IRQ generated when either the High threshold is crossed by a rising edge signal or the Low threshold is passed by a falling edge signal, which allows the user to implement a selectable degree of hysterisis. The thresholds are programmed via the AuxADC Threshold register, \$B5.

<sup>©</sup> 2010 CML Microsystems Plc 32 D/148/6

<span id="page-32-0"></span>Auxiliary ADC data is read back in the AuxADC Data register (\$A9) and includes the threshold status as well as the actual conversion data (subject to averaging, if enabled).

#### See:

- o [AuxADC and Tx MOD Mode \\$A7 write](#page-38-1)
- o [AuxADC1 Data \\$A9 read](#page-40-1)
- o [AuxADC2 Data \\$AA read](#page-40-2)
- o [AuxADC Threshold Data \\$B5 write](#page-44-1)

## <span id="page-32-1"></span>**7.11. Auxiliary DAC/RAMDAC Operation**

The four Auxiliary DAC channels are programmed via the AuxDAC Control register, \$A8. AuxDAC channel 1 may also be programmed to operate as a RAMDAC which will automatically output a preprogrammed profile at a programmed rate. The AuxDAC Control register, \$A8, with b12 set, controls this mode of operation. The default profile is a raised cosine (see [Table 9](#page-58-2)), but this may be over-written with a user defined profile by writing to Program Block P3.11. The RAMDAC operation is only available in Tx mode and, to avoid glitches in the ramp profile, it is important not to change to IDLE or Rx mode whilst the RAMDAC is still ramping. The AuxDAC outputs (available on their respective DAC pins) hold the userprogrammed level during a powersave operation if left enabled, otherwise they will return to zero. Note that access to all four AuxDACs is controlled by the AuxDAC Control register, \$A8, and therefore to update all AuxDACs requires four writes to this register. It is not possible to simultaneously update all four AuxDACs.

See:

o [AuxDAC Control/Data - \\$A8 write](#page-39-1)

#### Ref CLK div /1 to 512 \$AC b0-8 PD VCO PLL div /1 to 1024 \$AB b0-9 LPF SYSCLK1 Ref SYSCLK<sub>1</sub> Div VCO op div /1 to 64  $SYSCLK1$   $$AB b10-15$ Pre-CLK \$AC b11-15 SYSCLK1 Output 384kHz-20MHz 48 - 192kHz (96kHz typ) SYSCLK1 VCO 24.576- 98.304MHz (49.152MHz typ) Ref CLK div /1 to 512 \$AE b0-8 PD VCO PLL div /1 to 1024 \$AD b0-9 LPF SYSCLK2 Ref SYSCLK<sub>2</sub> Div VCO op div /1 to 64  $SYSCLK2 \n\Big| \n\int_{0}^{1} \cos^2 1$ Pre-CLK \$AE b11-15 SYSCLK<sub>2</sub> **Output** 384kHz-20MHz 48 - 192kHz (96kHz typ) SYSCLK2 VCO 24.576- 98.304MHz (49.152MHz typ) Ref CLK div /1 to 512 P3.4 PD **VCO** PLL div /1 to 1024 P3.5 LPF MainCLK Ref MainCLK Div VCO op div /1 to 64 P3.3 b12-7 MainCLK  $\vert$  P3.6 b12-7 Pre-CLK MainCLK **Output** 384kHz-50MHz (24.576MHz typ) 48 - 192kHz (96kHz typ) MainCLK VCO 24.576- 98.304MHz (49.152MHz typ) To Internal ADC / DAC dividers AuxADC Div Aux\_ADC OSC 3.0 - 12.288MHz Xtal or 3.0 - 24.576MHz Clock

## <span id="page-33-1"></span><span id="page-33-0"></span>**7.12. Digital System Clock Generator**

To RF Synthesiser Ref CLK selection

## **Figure 18 Digital Clock Generation Schemes**

P3.3 b6-0 P3.6 b6-0

<span id="page-33-2"></span>The CMX148 includes a 2-pin crystal oscillator circuit. This can either be configured as an oscillator, as shown in section [5,](#page-10-1) or the XTAL input can be driven by an externally generated clock. The crystal (Xtal) source frequency can go up to 12.288MHz (clock source frequency up to 24.576MHz), but by default, a 3.6864MHz Xtal is assumed for the functionality provided in the CMX148.

© 2010 CML Microsystems Plc 34 D/148/6

(83.3kHz typ)

## <span id="page-34-1"></span><span id="page-34-0"></span>**7.12.1. Main Clock Operation**

A PLL is used to create the main clock (MainCLK - nominally 24.576MHz) for the internal sections of the CMX148. At the same time, other internal clocks are generated by division of either the Xtal Reference Clock or the Main Clock. These internal clocks are used for determining the sample rates and conversion times of A-to-D and D-to-A converters, running a General Purpose Timer, the signal processing block. In particular, it should be noted that in IDLE mode the setting of the GP Timer divider directly affects the C-BUS latency (with the default values this is nominally 250μs).

The CMX148 defaults to the settings appropriate for a 3.6864MHz Xtal, however if other frequencies are to be used (to facilitate commonality of Xtals between external RF synthesizers and the CMX148 for instance) then the Program Block P3.2 to P3.7 will need to be programmed appropriately at power-on. A table of common values is provided in [Table 1.](#page-12-5)

## See:

o [Program Block 3 – AuxDAC, RAMDAC and Clock Control](#page-58-1) 

## <span id="page-34-2"></span>**7.12.2. System Clock Operation**

Two System Clock outputs, SYSCLK1 and SYSCLK2, are available to drive additional circuits, as required. These are phase locked loop (PLL) clocks that can be programmed via the System Clock registers with suitable values chosen by the user. The System Clock PLL Configure registers (\$AB and \$AD) control the values of the VCO Output divider and Main Divide registers, while the System Clock Ref. Configure registers (\$AC and \$AE) control the values of the Reference Divider and signal routing configurations. The PLLs are designed for a reference frequency of 96kHz. If not required, these clocks can be independently powersaved. The clock generation scheme is shown in the block diagram of [Figure](#page-33-2)  [18](#page-33-2). Note that at power-on, these outputs are disabled.

#### See:

- o [SYSCLK1 and SYSCLK2 PLL Data \\$AB, \\$AD write](#page-40-3)
- o [SYSCLK1 and SYSCLK2 REF \\$AC and \\$AE write](#page-41-1)

## <span id="page-34-3"></span>**7.13. GPIO**

Two pins are provided for control of external hardware. RXENA and TXENA are driven by the device to follow the state of the Rx and Tx Mode bits in the Mode register, \$C1:



## <span id="page-34-4"></span>**7.14. Signal Level Optimisation**

The internal signal processing of the CMX148 will operate with wide dynamic range and low distortion only if the signal level at all stages in the signal processing chain is kept within the recommended limits. For a device working from a 3.3V ±10% supply, the maximum signal level which can be accommodated without distortion is  $[(3.3 \times 90\%) - (2 \times 0.3\%)]$  Volts p-p = 838mVrms, assuming a sine wave signal. Compared to the reference level of 308mVrms, this is a signal of +8.69dB. This level should not be exceeded at any stage.

## <span id="page-34-5"></span>**7.14.1. Transmit Path Levels**

For the maximum signal out of the MOD1 and MOD2 gain stages, the signal level at the output of the Analogue Routing block should not exceed +8.69dB, assuming both fine and coarse output gain stages are set to a gain of 0dB. The sub-audio level is normally set to 31mVrms ±1.0dB, which means that the output from the soft limiter must not exceed 803mVrms. If pre-emphasis is used, an output signal at 3000Hz will have three times the amplitude of a signal at 1000Hz, so the signal level before pre-emphasis should not exceed 268mVrms. If the compressor is also used, its 'knee' is at 100mVrms, which would allow a signal into the compressor of 718mVrms, which is less than the maximum signal level. The Fine

<sup>©</sup> 2010 CML Microsystems Plc 35 D/148/6

<span id="page-35-0"></span>Input Gain adjustment has a maximum attenuation of 3.5dB and no gain, whereas the Coarse Input Gain adjustment has a variable gain of up to +22.4dB and no attenuation. If the highest gain setting were used, then the maximum allowable input signal level at the MICFB pin would be 54mVrms. With the lowest gain setting (0dB), the maximum allowable input signal level at the MICFB pin would be 718mVrms.

#### <span id="page-35-1"></span>**7.14.2. Receive Path Levels**

For the maximum signal out of the AUDIO pin, the signal level at the output of the Analogue Routing block should not exceed +8.69dB, assuming both fine and coarse output gain stages are set to a gain of 0dB. In this case, there is no sub-audio signal to be added, so the maximum signal level remains at 838mVrms. If de-emphasis is used, an output signal at 300Hz will have three and a third times the amplitude of a signal at 1000Hz, so the signal level before de-emphasis should not exceed 251mVrms. If the expander is also used, its 'knee' is at 100mVrms, which would allow a signal into the expander of 158mVrms. The Fine Input Gain adjustment has a maximum attenuation of 3.5dB and no gain, whereas the Coarse Input Gain adjustment has a variable gain of up to +22.4dB and no attenuation. If the highest gain setting were used, then the maximum allowable input signal level at the DISCFB pin would be 12.0mV rms. With the lowest gain setting (0dB), the maximum allowable input signal level at the DISCFB pin would be 158mVrms. The signal level of +8.69dB (838mVrms) is an absolute maximum, which should not be exceeded anywhere in the signal processing chain if severe distortion is to be avoided.

<span id="page-35-2"></span>

**Figure 19 Level Adjustments**
# **8.1. C-BUS Register Details**



The detailed descriptions of the C-BUS registers are presented in numerical order and should be read in conjunction with the relevant functional descriptions.

All other C-BUS addresses (including those not listed above) are either reserved for future use or allocated for production testing and must not be accessed in normal operation.

© 2010 CML Microsystems Plc 37 D/148/6

### <span id="page-37-0"></span>**8.1.1. Reset Operations**

A power-on reset is automatically performed when power is applied to the CMX148. A reset can also be issued as a C-BUS command, either as a General Reset command (\$01), or by setting the appropriate bit (b5) in the Powerdown Control register (\$C0). In the latter case, an option exists to protect the values held in the Program Block (which is accessed via the Programming register, \$C8). The action of each reset type is shown in the table below:





# **8.1.2. General Reset - \$01 write**

The General Reset command has no data attached to it. It sets all operational C-BUS registers to \$0000, (apart from the registers marked as *reserved* ). Note that some transient data may appear in the following registers during the power-up process – this should be ignored:



Once the PRG flag (Status register, \$C6 bit 0) is set to 1, the device is available for use and the Device Identification Code (\$1480) can be read from the Tone Status register (\$CC).

A power-on reset performs the same action as a General Reset command.

# **8.1.3. Interrupt Operation**

The CMX148 will issue an interrupt on the IRQN pin when the IRQ bit (bit 15) of the Status register and the IRQ Mask bit (bit 15) are both set to 1. The IRQ bit is set when the state of any of the interrupt flag bits in the Status register changes from 0 to 1 and the corresponding mask bit(s) in the Interrupt Mask register is(are) set. Enabling an interrupt by setting a mask bit  $(0\rightarrow 1)$  after the corresponding Status register bit has already been set to 1 will also cause the IRQ bit to be set to 1.

All interrupt flag bits in the Status register, except the Program flag (PRG, \$C6 bit 0), are cleared and the interrupt request is cleared following the command/address phase of a C-BUS read of the Status register. The PRG flag is set to 1 only when it is permissible to write a new word to the Programming register. See:

- o [Status \\$C6 read](#page-47-0)
- o [Interrupt Mask \\$CE write](#page-53-1)

# **8.1.4. General Notes**

In normal operation, the most significant registers are:

- o [Mode Control \\$C1 write](#page-45-1)
- o Status \$C6 read<br>
o Analogue Output C
- Analogue Output Gain \$B0 write
- o [Input Gain and Output Signal Routing \\$B1 write](#page-43-1)
- $\circ$  [Audio Control \\$C2 write](#page-46-1)

Setting the Mode register to either Rx or Tx will automatically increase the internal clock speed to its operational rate, whilst setting the Mode register to IDLE will automatically return the internal clock to a

<sup>©</sup> 2010 CML Microsystems Plc 38 D/148/6

<span id="page-38-0"></span>lower (powersaving) rate. To access the Program Blocks (through the Programming register, \$C8) the device MUST be in IDLE mode.

Under normal circumstances the CMX148 manages the main clock control automatically, using the default values loaded in Program Block 3.

<span id="page-38-1"></span>



To select the routing between the Output1, Output2 and MOD1, MOD2 and AUDIO, see section [8.1.12](#page-43-1)





### **8.1.5. AuxADC and Tx MOD Mode - \$A7 write**

© 2010 CML Microsystems Plc 39 D/148/6

<span id="page-39-0"></span>

b9-b0 AuxDAC data (unsigned)

Note: the C-BUS latency period (250µs) should be observed between successive writes to this register.

 $10 = AuxDAC3$  $11 = AuxDAC4$ 

Note: when \$A8 b12 is set to 1, writing data to this register controls the RAMDAC settings. Writing to AuxDAC1 whilst the RAMDAC is still ramping may cause unintended operation. In this mode b10 and b11 are ignored and b9 to b0 perform the following functions:

- b9 *reserved*, clear to 0
- b8 *reserved*, clear to 0
- b7 *reserved*, clear to 0

b6 RAMDAC RAM access, 0 resets the internal RAMDAC address pointer





To initiate a RAMDAC ramp up write: \$9005 To initiate a RAMDAC ramp down, write: \$9001

Note that initiating a RAMDAC scan will automatically bring AuxDAC1 out of powersave. To place AuxDAC1 back into powersave, it must be written to explicitly. Do NOT change IDLE/Rx/Tx mode whilst the RAMDAC is still ramping.

© 2010 CML Microsystems Plc 40 D/148/6

1

<span id="page-39-1"></span><sup>2</sup> Do NOT write to directly to AuxDAC 1 whilst the RAMDAC is in operation. RAMDAC is only available when in Tx mode.

### <span id="page-40-0"></span>**8.1.7. AuxADC1 Data - \$A9 read**



### b15-14 Threshold Status



b13 *reserved*

b12 *reserved*

b11 *reserved*

b10 *reserved*

b9–0 AuxADC1 data or last reading (unsigned)

### **8.1.8. AuxADC2 Data - \$AA read**



# b15-14 Threshold Status



b13 *reserved*

b12 *reserved*

b11 *reserved*

b10 *reserved*

b9-0 AuxADC2 data or last reading (unsigned)

#### **8.1.9. SYSCLK1 and SYSCLK2 PLL Data - \$AB, \$AD write C-BUS address: \$AB – SYSCLK1 PLL C-BUS address: \$AD – SYSCLK2 PLL**



- b15-10 divide the selected output clock source by the value in these bits, to generate the System Clock output. Divide by 64 is selected by setting these bits to 0.
- b9-0 divide System Clock PLL VCO clock by value set in these bits as feedback to the PLL phase detector (PD); when the PLL is stable, this will be the same frequency as the internal reference as set by b8-b0 of the System Clock Reference and Source Configuration register (\$AC). Divide by 1024 is selected by setting these bits to 0.

#### <span id="page-41-0"></span>**8.1.10. SYSCLK1 and SYSCLK2 REF - \$AC and \$AE write C-BUS address: \$AC – SYSCLK1 Ref C-BUS address: \$AE – SYSCLK2 Ref**



### b15,12,11 Clock output divider source







b14 Powersave PLL  $0 =$  powersave  $1 =$  enabled<br>b13 Powersave Output Divider  $0 =$  powersave/bypass  $1 =$  enabled Powersave Output Divider  $0 = powersave/bypass \quad 1 = enabled$ 

b10-9 Output Slew Rate



b8-b0 Reference Clk divide value. Divide by 512 function is selected by setting these bits to 0.

Note that after a General Reset, there will be no signal present on the SYSCLK1 and SYSCLK2 pins.

<span id="page-42-1"></span>

# <span id="page-42-0"></span>**8.1.11. Analogue Output Gain - \$B0 write**

This register provides attenuation of the MOD1, MOD2 and AUDIO output signals, but no gain. Likewise, the fine gain adjustment (P4.2-3) only provides signal attenuation. If the signal output is too small, then the input gain stages (register \$B1) will need to be adjusted.



Used when interfacing with RF circuitry or when generating an inverted turn-off code for CTCSS. Any change will take place immediately (within the C-BUS latency period) after these bits are changed.



b7 Ramp Up/Down enable  $0 = \text{off}$  1 = on When bit 7 is set to 1 the MOD output signals are ramped to reduce transients in the transmitted signal. The ramp up/down time is set in the 'Ramp Rate Control' section of the Program Block (P4.6).

Bits 6 to 4 are reserved - set to 0.



Note that fine control of Output1 and Output2 levels can be achieved with the FINE OUTPUT GAIN 1 and FINE OUTPUT GAIN 2 registers (P4.2-3). These affect the MOD1, MOD2 and AUDIO outputs according to the routing set in registers \$A7 and \$B1

© 2010 CML Microsystems Plc 43 D/148/6

 $0$  0



Input2 Gain | Input1 Gain | MOD1

<span id="page-43-1"></span><span id="page-43-0"></span>



Input2 Routing

Input1 **Routing** 







Output1 and Output2 signal sources are also defined in section [8.1.5.](#page-38-1)

Bits 1, 0 are reserved – clear to 0.

In normal operation, all signal processing blocks would be set to work with Input1. There are a number of applications where it may be desirable to split the processing across both inputs. Such applications could be monitoring two RF receivers, or where an external voice encryption unit is required which does not pass Sub-Audio signalling in Rx (in which case, Input1 could be routed from the DISC input with voice and Inband processing set to Input2 from the SIG input).

15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0

MOD2 Source AUDIO Source

Source

Similarly, for the output routing, under normal operation, In Tx Mode, Output1 would be routed to MOD1 and Output2 to MOD2. The signals that appear on Output1 and Output2 are defined in the Tx MOD Mode register, \$A7 bits14-12.

If the AUDIO output is selected in Tx mode (using b6) it will present the signal that has been routed to Output1. This can be used for "sidetone" when transmitting Inband signalling in 1 or 2-point modulation modes. In Rx mode, the Audio Process is automatically routed to Output1.

An audio output is only available when in Rx or Tx Mode.

- **8.1.13. Reserved \$B2 write**
- **8.1.14. Reserved \$B3 write**
- **8.1.15. Reserved \$B4 read**

© 2010 CML Microsystems Plc 44 D/148/6

# <span id="page-44-0"></span>**8.1.16. AuxADC Threshold Data - \$B5 write**



b13 *reserved* 0 b12 *reserved* 0

b15 AuxADC select  $0 = \text{AuxADC1}$  1 = reserved

b14 high/low select  $0 = low$  threshold  $1 = high$  threshold

b11 *reserved* 0 b10 *reserved* 0

b9-0 Threshold Data

### **8.1.17. Modem Address - \$B6 write**



b15 – 8 MSK Header Address

 $b7 - 0$  reserved, clear to 0

## **8.1.18. Reserved - \$BB read**

## **8.1.19. Powerdown Control - \$C0 write**



Note: Care should be taken when writing to b5 and b3. These are automatically programmed to an operational state following a power-on (ie: all 0s). Writing a 1 to either b5 or b3 will effectively cause the device to cease all processing activity, including responding to other C-BUS commands (except General Reset, \$01).

When b5 is set, the device will be held in reset and all signal processing will cease (including AuxADC operation.

When b3 is set the Xtal is disabled. When b3 is subsequently cleared, it may take some time for the clock signal to become stable, hence care should be taken in using this feature.

© 2010 CML Microsystems Plc 45 D/148/6

<span id="page-45-1"></span><span id="page-45-0"></span>

Changes to the settings of the bits in this register are implemented as soon as they are received over the C-BUS (note that the C-BUS has a potential latency of up to 250μs).

In Tx mode, it is not permissible to set BOTH b3 and b2 at the same time.

In Tx mode, it is only permissible to select ONE of the following at any time:

 Audio Inband Signalling MSK/FFSK data

Note that if the Audio Processing bit (b14) is set at the same time as an In-band signalling bit in Tx mode, the In-band signal will be subjected to a 6dB gain.

If both b5 and b6 are set, then a "straight-through" path for the External Sub-Audio signal is provided – this has an essentially flat response from approximately 10Hz to 2.7kHz. In Tx mode, Input2 should be selected.

It is essential that changes to the Program Blocks and the Audio Control register are completed before entering Rx or Tx mode.

<span id="page-46-0"></span>The following other registers or bits can be changed as appropriate (Note: not all possible changes are appropriate), whilst the device is in Tx or Rx mode:

- Analogue Output Gain register (\$B0)
- AuxADC and Tx MOD Mode register (\$A7)
- Input Gain and Output Signal Routing register (\$B1)
- Power Down Control register (\$C0)
- Tx Inband Tones register (\$C3)
- Modem Control register (\$C7) bit 9 only, as described in section [8.1.24](#page-48-1)
- Tx Data registers (\$CA and \$CB)
- Audio Tone register (\$CD)
- Interrupt Mask register (\$CE)

In Rx mode, as certain FFSK bit patterns can mimic Inband tones, the Inband receiver is temporarily disabled when an FFSK frame sync is detected. If using sized packets (Formats 1, 4 and 5) the CMX148 will automatically restore Inband tone detection when the received message has ended. If using unsized packets (Formats 0, 2 and 3) the host must monitor the received data and restore Inband tones (by setting bits 15, 11, 10, 9 and 8, as required) when it has detected the end of data.

#### **8.1.21. Audio Control – \$C2 write**

<span id="page-46-1"></span>



b9-0 *reserved*

## **8.1.22. Tx Inband Tones - \$C3 write**





See section [7.8.1](#page-27-0) and [8.1.26](#page-49-1).

<span id="page-46-2"></span>3 In order to pre-emphasise the MSK/FFSK data, Program Block P1.0 bit 11 should be set.

#### **8.1.23. Status – \$C6 read**

<span id="page-47-0"></span>

b15 IRQ

Changes in the Status register will cause this bit to be set to 1 if the corresponding interrupt mask bit is enabled. An interrupt request is issued on the IRQN pin when this bit is 1 and the IRQ MASK bit (b15 of Interrupt Mask register, \$CE) is set to 1.

b14 *reserved*

b13 *reserved*

b12 DTMF event

A valid DTMF tone has been detected and can be read from the Tone Status register, \$CC.

- b11 *reserved*
- b10 *reserved*
- b9 AuxADC2 Threshold change

AUXADC2 signal has just gone above the high threshold or has just gone below the low threshold. The AuxADC2 data register \$AA should be read to determine the exact cause.

b8 AuxADC1 Threshold change

AUXADC1 signal has just gone above the high threshold or has just gone below the low threshold The AuxADC1 data register \$A9 should be read to determine the exact cause.

b7 Data End

Rx mode: this is only valid when bit 6 'Data Ready' is set. It is set when receiving the last part of a sized MSK/FFSK Frame or Frame Format 1 (frame head only) message, bit 5 (CRC) will also be updated at this time. When the host detects bit 7 is set it may power down the CMX148 or set the CMX148 to transmit or receive new information as appropriate.

Tx mode: this will be set when the last bit of MSK/FFSK data has been transmitted. Note; when using Formats 0, 2 or 3 (see section [7.9\)](#page-28-0) this bit will only be set if bit 9 of the Modem Control register (\$C7) is set at the appropriate time. After allowing a short time delay associated with the external components and radio circuitry, the host may power down the CMX148 and transmitter or set the CMX148 to transmit or receive new information as appropriate.

### b6 Data Ready

Tx mode: indicates that new transmit data is required.

Rx mode: received data is ready to be read.

For continuous transmission or reception of information, a data transfer should be completed within the time appropriate for that data (see [Table 5](#page-31-0)).

b5 Data CRC received

Bit 5 will be set after receiving an incorrect CRC portion of a sized Data Block (Frame Formats 4 and 5).

- b4 2400 FSK data received
- b3 1200 MSK data received

Bits 4 and 3 indicate the received data rate after a valid data sequence has been received. If Frame Format 0 is enabled these bits will be set on detection of a valid frame sync pattern (the Sync data is available in the RxData register). If Frame Format 0 is disabled then these bits will only be set when a Frame Head is detected with a correct CRC.

- b2 *reserved*
- b1 *reserved*
- b0 PRG flag

When set to 1, this bit indicates that the Programming Register, \$C8, is available for the host to write to it. Cleared by writing to the Programming Register, \$C8.

Bits 2 to 15 of the Status register are cleared to 0 after the Status register is read.

The data in this register is not valid if bit 5 of the Power Down Control register, \$C0 is set to 1.

<sup>©</sup> 2010 CML Microsystems Plc 48 D/148/6

<span id="page-48-1"></span><span id="page-48-0"></span>

b4 *reserved*, clear to 0.

All other patterns | - | reserved

b3 *reserved*, clear to 0.

b2 User bit.

May be freely used by the host in MSK/FFSK modes. This bit has no effect on the message format or encoding and will be reported in the Rx Data 1 register for the receiving host to use as appropriate. This bit could be used to indicate a special message, e.g. one containing handset or channel set-up information.

1 0 1 5 Frame Head + Sized payload with FEC + CRC + interleaving

### <span id="page-49-0"></span>b1-0 Scrambler Seed Select.

Used when transmitting user-data in MSK/FFSK modes. The receiving CMX148 will automatically de-scramble the received data block using the setting indicated in the received Frame Head. The receiving host can read the scrambler setting (0-3) used by the transmitter via Rx Data 1 register (\$C5: bits 1,0) and may use this when returning messages. See also section [7.9.7.](#page-30-0)



## **8.1.25. Programming Register – \$C8 write**



See section [8.2](#page-54-0) for a definition of Program Block operation.

### **8.1.26. Rx Data 1 and 2 - \$C5 and \$C9 read**

<span id="page-49-1"></span>

\*\$C9 is used when receiving Format 4 or 5 and Frame Heads, the Rx buffer is effectively 4 bytes long in these cases.

These 2 words hold the most recent 2 bytes (Byte 0 and 1) or 4 bytes (Bytes 0, 1, 2 and 3) of MSK data decoded. Received data is continuous, if the data is not read before the next data is received the current data will be over-written.

After receiving a Frame Head the host can read the Address and Format bytes for the following packet from Rx Data 1 register (\$C5) and the size/user byte and the Frame Head Checksum A byte from Rx Data 2 register (\$C9). The Format byte corresponds to the settings of b0-7 of the Modem Control Register (\$C7) used by the transmitting device. The CMX148 will read the size and message formatting information and if the message is of Format 3, 4 or 5 (see section [7.9\)](#page-28-0) it will start the automatic decoding of the following data; descrambling, de-interleaving, decoding error correction bytes, stripping out pad bytes, calculating and checking Checksum B as required. The only task the host need perform during the reception of formatted frames is to read out data when it is ready.



## <span id="page-50-0"></span>**8.1.27. Tx Data 1 and 2 - \$CA and \$CB write**

\*Register \$CB is only used for Format 4 or 5, the Tx buffer is effectively 4 bytes long in these cases.

These 2 words hold next 2 bytes (Byte 0 and 1) or 4 bytes (Bytes 0, 1, 2 and 3) of MSK/FFSK data to be transmitted. Outgoing data is continuous, if new data is not provided before the current data has been transmitted the current data will be re-transmitted, until new data is provided. Transmission of current data will be completed before transmission of newly loaded data begins. See section [7.8.2.](#page-27-1)

When transmitting formatted MSK/FFSK data packets, the host must first load the correct Address and size/user bytes for the following packet into TxData 1 register (\$CA). The CMX148 will automatically add the Control byte, based on the settings in Modem Control register (\$C7), and calculate the Frame Head Checksum A byte. The CMX148 will read the Size and Message formatting information and automatically format all following data; adding error correction bytes, adding pad bytes, interleaving, scrambling and calculating and appending Checksum B as required. The only task the host need perform during the transmission of a frame is to download new data when it is required.

Note: These 2 words must be written separately, i.e. Two 16-bit C-BUS transactions.

## **8.1.28. Tone Status - \$CC read**



After power-on or General Reset, this register will contain the Device Identification code (\$1480) related to this particular device. The host µC may use this to confirm that the device is in its correct operational mode before attempting to actively use the device.

In normal operation, this word holds the current status of the CMX148 Inband tone sections. This word should be read by the host after an interrupt caused by an Inband tone event. In Tx mode this register will be cleared to 0.

- b15 *reserved* ignore this bit.
- b10 set if b14-11 represent DTMF tone.

b14-11 Detected Inband frequency; identifies the frequency by its position in [Table 2 DTMF Tone Pairs.](#page-26-0) A change in the state of bits 14 to 10 will cause bit 12 of the Status register (\$C6), to be set to 1.

b9-0 *reserved* – ignore these bits.

| 15       | 14           | 13           | 12           | 11 | 10                                | 9 | 8 | 7 | 6                         | 5        | 4                              | 3 | 2 | 1 | 0 |  |  |
|----------|--------------|--------------|--------------|----|-----------------------------------|---|---|---|---------------------------|----------|--------------------------------|---|---|---|---|--|--|
| 0        | 0            | $\mathbf{0}$ | 0            |    | Audio Tone Frequency              |   |   |   |                           |          |                                |   |   |   |   |  |  |
| 0        | $\mathbf{0}$ | $\mathbf{1}$ | 0            |    | Audio Tone Level                  |   |   |   |                           |          |                                |   |   |   |   |  |  |
| 0        | 1            | $\mathbf{0}$ | $\mathbf 0$  |    | Rx Voice Level                    |   |   |   |                           |          |                                |   |   |   |   |  |  |
| $\Omega$ | 1            | 1            | 0            |    | Output1 Fine Gain (also see P4.2) |   |   |   |                           |          |                                |   |   |   |   |  |  |
| 1        | $\Omega$     | $\mathbf{0}$ | $\mathbf{0}$ |    | Output2 Fine Gain (also see P4.3) |   |   |   |                           |          |                                |   |   |   |   |  |  |
| 1        | 0            | 1            | $\mathbf{0}$ |    | Tx Voice Level Multiplier         |   |   |   |                           |          |                                |   |   |   |   |  |  |
| 1        | $\mathbf{0}$ | $\mathbf{1}$ | 1            |    | reserved                          |   |   |   |                           |          |                                |   |   |   |   |  |  |
| 1        | 1            | $\mathbf{0}$ | 0            |    |                                   |   |   |   |                           |          | MOD1 and MOD2 Fine Attenuation |   |   |   |   |  |  |
| 1        | 1            | $\mathbf{0}$ | 1            |    |                                   |   |   |   | Sub Audio Tx Level        |          |                                |   |   |   |   |  |  |
|          | 1            | 1            | $\Omega$     |    |                                   |   |   |   |                           | reserved |                                |   |   |   |   |  |  |
| 1        | 1            | $\mathbf{1}$ | $\mathbf{1}$ |    |                                   |   |   |   |                           | reserved |                                |   |   |   |   |  |  |
|          |              |              |              |    |                                   |   |   |   | All other values reserved |          |                                |   |   |   |   |  |  |

**8.1.29. Audio Tone - \$CD: write** 

Bits 15-12 determine how the remaining bit fields will be interpreted:

 $0000<sub>2</sub>$ :

When the appropriate bits of the Mode Control register (\$C1, b10) are set, an audio tone will be generated with the frequency set by bits (11-0) of this register in accordance with the formula below. If bits 11-0 are programmed with 0, no tone (i.e.  $V_{BIAS}$ ) will be generated when the Audio Tone is enabled.

### Frequency = Audio Tone (i.e. 1Hz per LSB)

The Audio Tone frequency should only be set to generate frequencies from 300Hz to 3000Hz.

The host should disable other audio band signalling and set the correct audio routing before generating an audio tone and re-enable signalling and audio routing on completion of the audio tone. The timing of intervals between these actions is controlled by the host µC.

This register may be written to whilst the audio tone is being generated, any change in frequency will take place after the end of the C-BUS write to this register. This allows complex sequences (e.g. ring or alert tunes) to be generated for the local speaker (Tx or Rx via the AUDIO pin) or transmitted signal (Tx via the MOD1/MOD2 pins).

# $0010$ <sub>2</sub>:

The Audio Tone Level may be attenuated by the value written to b11-0. The value of \$FFF is equivalent to x1 ie: 0dB (use with care as high values may result in signal "clipping"). Note that this adjustment will affect ALL signals generated by the In-Band signalling block (DTMF, MSK/FFSK, Audio Tone). This register operates in parallel with P1.0, so that the last register written (\$CD with value \$2xxx or \$C8 P1.0 with value \$Dxxx) will set the attenuation. With the Audio Tone (\$CD) register, however, the level can be adjusted "on-the-fly", thus avoiding the need to drop back into IDLE mode. Approximate values for 0.2dB attenuation steps are shown in .

# $0100<sub>2</sub>$ :

In Rx mode, the Voice Level may be attenuated by the value written to b11-0. The value of \$FFF is equivalent to x1. Note that this adjustment will only affect signals in the Voice processing path as enabled by the Mode Control register (\$C1, b14). This allows the Voice level to be adjusted "on-the-fly", without needing to drop back into IDLE mode, and offers a "fine gain" volume control when used in conjunction with the coarse gain control (b3-0) of the Audio Output Gain register (\$B0). Approximate values for 0.2dB steps are shown in [Table 7.](#page-52-0)

<sup>©</sup> 2010 CML Microsystems Plc 52 D/148/6





E50 1.0 BF0 2.6 DE0 1.2 BA0 2.8

# <span id="page-52-0"></span> $0110<sub>2</sub>$ :

The Output1 level may be attenuated by the value written to b11-0. The value of \$FFF is equivalent to x1. This register operates in parallel with P4.2 and allows the level to be adjusted "on-the-fly", without needing to drop back into IDLE mode. Approximate values for 0.2dB attenuation steps are shown in [Table 7.](#page-52-0)

# $1000<sub>2</sub>$ :

The Output2 level may be attenuated by the value written to b11-0. The value of \$FFF is equivalent to x1. This register operates in parallel with P4.3 and allows the level to be adjusted "on-the-fly", without needing to drop back into IDLE mode. Approximate values for 0.2dB attenuation steps are shown in [Table 7.](#page-52-0)

# $1010<sub>2</sub>$ :

This sets the value of the Tx Voice Level Multiplier at the output of the Tx limiter stage. This can be useful in situations where it has been necessary to use a small limiting threshold and still maintain an acceptable level at the MOD outputs. The default state is x1. Bits 11 - 3 should be set to 0.



# $1100<sub>2</sub>$ :

MOD1 and MOD2 fine attenuation controls. These bits attenuate MOD1 and MOD2 signals in 0.2dB steps, as shown below, and may be changed whilst the device is in Tx or Rx mode. Bits 11 - 8 should be set to 0. These controls operate in conjunction with the coarse gain controls of the Analogue Output Gain register (\$B0). Additional gain and offset control of Output1 and Output2 signals, which precedes the MOD1 and MOD2 fine gain controls, is provided by the settings in register \$CD:0110 and \$CD:1000. These additional gain and offset controls operate in parallel with the Program Block registers P4.2 – 4.5.



© 2010 CML Microsystems Plc 53 D/148/6

<span id="page-53-0"></span>

 $1101<sub>2</sub>$ :

The Sub Audio Tx level may be attenuated by the value written to b11-0. The value of \$FFF is equivalent to x1. This register operates in parallel with P2.0 and allows the level to be adjusted "on-the-fly", without needing to drop back into IDLE mode. Approximate values for 0.2dB attenuation steps are shown in [Table](#page-52-0)  [7.](#page-52-0)

### **8.1.30. Interrupt Mask - \$CE write**

<span id="page-53-1"></span>



# **8.1.31. Reserved - \$CF write**

This C-BUS address is allocated for production testing and must not be accessed in normal operation.

<sup>©</sup> 2010 CML Microsystems Plc 54 D/148/6

# <span id="page-54-0"></span>**8.2. Programming Register Operation**

In order to support radio systems that may not comply with the default settings of the CMX148, a set of Program Blocks is available to customise the features of the device. It is envisaged that these blocks will only be written to following a power-on of the device and hence can only be accessed while the device is in IDLE mode. Access to these blocks is via the Programming register (\$C8).

All other interrupt sources should be disabled and the AuxADCs switched off while loading the Program Blocks.

The Programming register should only be written to when the PRG flag (\$C8 bit 0) of the Status register is set to 1, the Rx and Tx modes are disabled (bits 0 and 1 of the Mode Control register both 0) and the AuxADC is disabled.

The PRG flag is cleared when the Programming register is written to by the host. When the corresponding programming action has been completed (normally within 250µs) the CMX148 will set the flag back to 1 to indicate that it is now safe to write the next value. The Programming register must not be written to while the PRG flag bit is 0. Programming is performed by writing a sequence of 16-bit words to the Programming register in the order shown in the following tables. Writing data to the Programming register MUST be performed in the order shown for each of the Program Blocks, however the order in which the blocks are written is not critical. If later words in a block do not require updating, the user may stop programming that block when the last change has been performed. e.g. If only 'Fine Output Gain 1' needs to be changed the host will need to write to Program Block P4.0, P4.1 and P4.2 only.

The user must not exceed the defined word counts for each block.

The internal pointer for each Program Block write is initialised by setting b15 to 1. b14-12 are then used to select the particular Program Block in use as shown in [Table 8](#page-54-1). Subsequent writes to the Programming register (with b15 cleared to 0) will increment the pointer until the end of the Program Block is reached. Program Block 3 has an additional feature to facilitate RAMDAC programming, where the first eleven entries of the block may be skipped by setting both b15 and b10 to 1 to initialise the pointer directly to the start of the RAMDAC table.

<span id="page-54-1"></span>

### **Table 8 Program Block Selection**

Once the final write to the Programming register has been executed, a final check of the PRG flag should be performed before returning to normal operation.

|                  |              | ັບ. |                  |                 |                 |             | .שיי |   |                            |   |                     |   |            |                |  |   |  |  |
|------------------|--------------|-----|------------------|-----------------|-----------------|-------------|------|---|----------------------------|---|---------------------|---|------------|----------------|--|---|--|--|
| Bit:             | 15           | 14  | 13               | 12 <sup>2</sup> | 11              | 10          | 9    | 8 | 7                          | 6 | 5                   | 4 | 3          | $\overline{2}$ |  | 0 |  |  |
| P0.0             |              | 1   | 0                | $\mathbf{0}$    | 0<br><b>Pre</b> |             |      |   |                            |   | MSK/FFSK Frame SynC |   |            | <b>LSB</b>     |  |   |  |  |
| P0.1             | 0            | 1   | 0                | $\mathbf{0}$    |                 | 0           |      |   |                            |   | MSK/FFSK Frame SynC |   |            | <b>MSB</b>     |  |   |  |  |
| P <sub>0.2</sub> | $\mathbf{0}$ | 1   | 0                | $\Omega$        |                 | 0           |      |   |                            |   | MSK/FFSK Frame SynD |   | <b>LSB</b> |                |  |   |  |  |
| P <sub>0.3</sub> | 0            | 1   | $\mathbf{0}$     | $\mathbf{0}$    |                 | $\mathbf 0$ |      |   |                            |   | MSK/FFSK Frame SynD |   | <b>MSB</b> |                |  |   |  |  |
| P0.4             | 0            | 1   | $\mathbf{0}$     | $\mathbf{0}$    |                 | 0           |      |   |                            |   | Scramble Seed 1     |   | <b>LSB</b> |                |  |   |  |  |
| P <sub>0.5</sub> | $\mathbf{0}$ | 1   | $\Omega$         | $\Omega$        |                 | $\mathbf 0$ |      |   |                            |   | Scramble Seed 1     |   | <b>MSB</b> |                |  |   |  |  |
| P0.6             | 0            | 1   | $\mathbf{0}$     | $\mathbf{0}$    |                 | 0           |      |   |                            |   | Scramble Seed 2     |   | <b>LSB</b> |                |  |   |  |  |
| P <sub>0.7</sub> | $\Omega$     | 1   | $\mathbf{0}$     | $\mathbf{0}$    |                 | $\mathbf 0$ |      |   |                            |   | Scramble Seed 2     |   |            | <b>MSB</b>     |  |   |  |  |
| P0.8             | $\mathbf{0}$ | 1   | $\mathbf{0}$     | $\mathbf{0}$    |                 | $\mathbf 0$ |      |   |                            |   | MSK/FFSK Bit Sync   |   | <b>LSB</b> |                |  |   |  |  |
| P0.9             | $\Omega$     | 1   | $\Omega$         | $\Omega$        |                 | $\mathbf 0$ |      |   |                            |   | MSK/FFSK Bit Sync   |   | <b>MSB</b> |                |  |   |  |  |
| Default values:  |              |     | P0.0             |                 | <b>\$C023</b>   |             |      |   | P <sub>0.5</sub>           |   | \$4000              |   |            |                |  |   |  |  |
|                  |              |     | P0.1             |                 | \$40CB          |             |      |   | P <sub>0.6</sub>           |   | \$4000              |   |            |                |  |   |  |  |
|                  |              |     | P0.2             |                 | \$4033          |             |      |   | P0.7                       |   | \$4000              |   |            |                |  |   |  |  |
|                  |              |     | P <sub>0.3</sub> |                 | \$40B4          |             |      |   | P <sub>0.8</sub>           |   | \$4055              |   |            |                |  |   |  |  |
|                  |              |     | P0.4             |                 | \$4000          |             |      |   | P <sub>0.9</sub><br>\$4055 |   |                     |   |            |                |  |   |  |  |

**8.2.1. Program Block 0 – Modem Configuration** 

This initiates the device with the MSK frame sync pattern of \$CB23 and bit sync of alternate 1s and 0s.



### **\$C8 (P0.0-3) MSK Frame Sync**

Bits 7 to 0 set the Frame Sync pattern used in Tx and Rx MSK data. Bit 7 of the MSB is compared to the earliest received data. Note that SynT is the inverse pattern of SynC.

Bit 11 of P0.0 enables pre-emphasis of the transmitted MSK/FFSK/FSK signal (default = 0, disabled).



### **\$C8 (P0.4-7) Scramble Seed 1 and 2**

These bits set the scramble seed used on all data bits following a Frame Head. If \$0000 is programmed as the seed then no scrambling will occur when selected. If either programmable scramble seeds are selected, both the transmit and receive devices must use the same seed pattern for data to be transferred correctly.

### **\$C8 (P0.8-9) MSK Bit Sync**



This bit pattern is used when transmitting the bit sync portion of a Frame Head.

<sup>©</sup> 2010 CML Microsystems Plc 56 D/148/6



#### **\$C8 (P1.0) Audio Band Tones Tx Level**



Bits 11 (MSB) to 1 (LSB) set the transmitted Inband tone, Audio Tone and MSK/FFSK signal level (p-p) with a resolution of AV<sub>DD</sub>/2048 per LSB (1.611mV per LSB at AV<sub>DD</sub>=3.3V). Valid range for this value is 0 to 1536 – use with care as higher values may result in signal "clipping".

Bit 0 controls Inband tone de-emphasis. When Inband tones are enabled in the Mode Control register (\$C1), de/pre-emphasis is enabled in the Audio Control register (\$C2) and this bit (b0) is set to 1; signals going to the Inband tone detector are de-emphasised in accordance with [Figure 9](#page-18-0) of the datasheet. This combination of settings should only be used in Rx mode. If this bit is set, then in Tx mode, the user is advised to clear the de/pre-emphasis bit in the Audio Control register (\$C2). This has no effect on DTMF signals.



# **8.2.3. Program Block 2 – CTCSS and DCS Setup**

### **\$C8 (P2.0) CTCSS and DCS Tx Level**



Bits 11 (MSB) to 0 (LSB) set the transmitted external CTCSS or DCS sub-audio signal level (p-p) with a resolution of AV<sub>DD</sub>/1638[4](#page-57-0) per LSB (0.201mV per LSB at AV<sub>DD</sub>=3.3V, giving a range 0 to 824.8mV p-p)<sup>4</sup>.

# **\$C8 (P2.1 to 2.4) reserved**

# **\$C8 (P2.5) 300Hz High-Pass Filter Select**



The HPF select field determines the cut-off point of the 300Hz Audio High-pass filter:







### $11 =$  reserved<br> $SC8 (P2.6)$  Reserved – do **Reserved – do not access**



<span id="page-57-0"></span>4 Assuming a 1648mV pk-pk input signal with Input and Output Gains set for 0dB.

1

# **8.2.4. Program Block 3 – AuxDAC, RAMDAC and Clock Control**

This block is divided into two sections to facilitate loading the RAMDAC buffer. Set bit 15 to 1 and clear bit 10 to 0 to start the loading sequence from P3.0. Set both bits 15 and 10 to start the loading sequence from P3.11 (RAMDAC data).

The Internal clk dividers only require modification if a non-standard XTAL frequency is used (see [Table 1](#page-12-0) )







# **Table 9 RAMDAC Values**

<span id="page-58-0"></span>

© 2010 CML Microsystems Plc 59 D/148/6

| 8.Z.5.          |              | Program Block 4 – Gain and Offset Setup |    |                                      |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
|-----------------|--------------|-----------------------------------------|----|--------------------------------------|----|-----------------|-------|---|--------------------------|---|---|---|---|----------------|---|---|--|--|
| Bit:            | 15           | 14                                      | 13 | 12                                   | 11 | 10 <sup>1</sup> | 9     | 8 | $\overline{7}$           | 6 | 5 | 4 | 3 | $\overline{2}$ | 1 | 0 |  |  |
| P4.0            | 1            | $\mathbf{0}$                            |    | Fine Input Gain 1                    |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
| P4.1            | $\mathbf{0}$ | $\mathbf{0}$                            |    | Fine Input Gain 2                    |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
| P4.2            | 0            | 0                                       |    | Fine Output Gain 1                   |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
| P4.3            | 0            | 0                                       |    | Fine Output Gain 2                   |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
| P4.4            | 0            | $\mathbf{0}$                            |    | Output1 Offset Control               |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
| P4.5            | 0            | $\mathbf{0}$                            |    | Output2 Offset Control               |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
| P4.6            | 0            | $\mathbf{0}$                            |    | Ramp Rate Control                    |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
| P4.7            | $\mathbf{0}$ | $\mathbf{0}$                            |    | <b>Limiter Setting</b>               |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
| P4.8            | $\mathbf{0}$ | $\Omega$                                |    | <b>Scrambler Inversion Frequency</b> |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
| P4.9            | $\mathbf{0}$ | $\mathbf{0}$                            |    |                                      |    |                 |       |   | Audio Filter Sequence    |   |   |   |   |                |   |   |  |  |
| P4.10           | 0            | $\mathbf{0}$                            |    |                                      |    |                 |       |   | reserved                 |   |   |   |   |                |   |   |  |  |
| P4.11           | 0            | $\mathbf{0}$                            |    |                                      |    |                 |       |   | InputAGC Threshold Level |   |   |   |   |                |   |   |  |  |
| Default values: |              |                                         |    |                                      |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
|                 | P4.0         | \$0000<br>\$8000<br>P4.6                |    |                                      |    |                 |       |   |                          |   |   |   |   |                |   |   |  |  |
|                 | P4.1         | \$0000                                  |    |                                      |    |                 | P4.7  |   | \$3FFF                   |   |   |   |   |                |   |   |  |  |
|                 | P4.2         | \$0000                                  |    |                                      |    |                 | P4.8  |   | \$119A                   |   |   |   |   |                |   |   |  |  |
|                 | P4.3         | \$0000                                  |    |                                      |    |                 | P4.9  |   | \$001B                   |   |   |   |   |                |   |   |  |  |
|                 | P4.4         | \$0000                                  |    |                                      |    |                 | P4.10 |   | \$0608                   |   |   |   |   |                |   |   |  |  |
|                 | P4.5         | \$0000                                  |    |                                      |    |                 | P4.11 |   | \$0FFF                   |   |   |   |   |                |   |   |  |  |

**8.2.5. Program Block 4 – Gain and Offset Setup** 

**\$C8 (P4.0) Fine Input Gain 1 and Fine Input Gain 2** 



Gain =  $20 \times \log([32768-IG]/32768)$ dB. IG is the unsigned integer value in the 'Fine Input Gain' field.

Fine input gain adjustment should be kept within the range 0 to -3.5dB. This adjustment occurs after the coarse input gain adjustment (register \$B1).





Gain =  $20 \times \log([32768\text{-}OG]/32768)$ dB. OG is the unsigned integer value in the 'Fine Output Gain' field.

Fine output gain adjustment should be kept within the range 0dB to -3.5dB. This adjustment occurs before the coarse output gain adjustment (register \$B0). Alteration of Fine Output Gain 1 will affect the gain of both MOD1 and AUDIO outputs.

| Bit: |  | 12                                                                     |  |  | a |  |  | 6 |  |  |  |  |  |  |
|------|--|------------------------------------------------------------------------|--|--|---|--|--|---|--|--|--|--|--|--|
| P4.4 |  | 2's complement Offset for MOD1, resolution = $AV_{DD}$ / 65536 per LSB |  |  |   |  |  |   |  |  |  |  |  |  |
| P4.5 |  | 2's complement Offset for MOD2, resolution = $AV_{DD}$ / 65536 per LSB |  |  |   |  |  |   |  |  |  |  |  |  |

**\$C8 (P4.4-5) Output1 Offset and Output2 Offset** 

© 2010 CML Microsystems Plc 60 D/148/6

The programmed value is subtracted from the output signal. Can be used to compensate for inherent offsets in the output path via MOD1 (Output1 Offset) and MOD2 (Output2 Offset). It is recommended that the offset correction is kept within the range +/-50mV. This adjustment occurs before the coarse output gain adjustment (register \$B0), therefore an alteration to the latter register will require a compensation to be made to the output offsets.

### **\$C8 (P4.6) Ramp Rate Control**



The ramp-up and ramp-down rates can be independently programmed. The ramp rates apply to all the analogue output ports. They only affect those ports being turned on (ramp-up) or turned off (ramp down). The ramp rates should be programmed before ramping any outputs.

> Time to ramp-up to full gain =  $(1 + RRU) \times 1.333ms$ Time to ramp down to zero gain =  $(1 + RRD) \times 1.333ms$

Ramp up starts from when the transmit mode starts (Mode Control Register bit 1 set = 1). Ramp down starts from when transmit mode is turned off (Mode Control Register bit 1 cleared = 0).

### **\$C8 (P4.7) Transmit Limiter Control**



This unsigned number sets the clipping point (maximum deviation from the centre value) for the MOD1 and MOD2 pins. The maximum setting (\$3FFF) is  $V_{BIAS} \pm (AV_{DD}/2)$  i.e. output limited from 0 to AV<sub>DD</sub>.



For an  $AV_{DD}$  of 3.3V, the resolution is approx. 0.3mV per LSB.

# **Figure 20 Limiter Values**

The limiter is set to maximum following a C-BUS Reset or a Power-Up Reset. The levels of internally generated signals may need to be adjusted by setting appropriate transmit levels to avoid un-intentional limiting.

© 2010 CML Microsystems Plc 61 D/148/6

### **\$C8 (P4.8) Scrambler Inversion Frequency**



This unsigned hex number sets the inversion frequency for the Voice Scrambler and de-Scrambler (Default is 3300Hz).

### **\$C8 (P4.9) Audio Filter Sequence**



b13 sets the position of the Limiter in the Audio Processing chain. The default is a soft limiter function; setting this bit provides a hard limiter function.

b12 sets the source of the reference signal when the InputAGC function is active.

- $0 =$  Audio input
- 1 = Pre-emphasis output

b11-8 control the hardware InputAGC function and its release timer for voice/audio signals on Input1 in 64ms steps:



b7-0 set the order of the Audio Filter processing. This feature can be used to optimise the signal to noise performance of particular radio hardware designs. Each filter/process block can be specified in any order. Each two-bit field specifies the order in which the process will be executed in Tx mode, therefore it is imperative that each set of bit fields be different. The reverse sequence is used in Rx mode. The Voice Filter and Soft Limiter will always be implemented as the final block in the Tx sequence.

The default settings are:

- o Pre-emp: 00<br>○ Compress: 01
- o Compress: 01
- $\circ$  Scramble:
- $\circ$  300Hz HPF: 11

which will implement the line-up as shown in [Figure 21](#page-61-0) and [Figure 22](#page-61-1).





<span id="page-61-0"></span>

### **Figure 22 Default Rx Audio Filter Line-up**

<span id="page-61-1"></span>© 2010 CML Microsystems Plc 62 D/148/6

An alternative, preferred, line-up is shown in [Figure 23](#page-62-0) and [Figure 24](#page-62-1) for the following settings (P4.9 = \$004B):

- $\circ$  Pre-emp: 01<br> $\circ$  Compress: 00
- o Compress: 00
- $\circ$  Scramble:
- o 300Hz HPF: 11

<span id="page-62-0"></span>

### **Figure 23 Preferred Tx Audio Filter Line-up**



# **Figure 24 Preferred Rx Audio Filter Line-up**

# <span id="page-62-1"></span>**\$C8 (P4.10) Reserved** Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 P4.10 | 0 | 0 | *reserved* – set to \$0608

Reserved – set to \$0608

# **\$C8 (P4.11) InputAGC Threshold Level**



This unsigned number sets the threshold point (maximum deviation from the centre value) for the Input AGC function, where the input gain will be stepped to avoid exceeding the specification limits.

The threshold is set to half of full-scale (\$0FFF =  $V_{BIAS}$   $\pm$  (AV<sub>DD</sub>/4)) following a C-BUS Reset or a Power-Up Reset.

# **8.2.6. Initialisation of the Program Blocks**

Removal of the Signal Processing block from reset (Power-down register, \$C0, b5 1 $\rightarrow$  0), with b4 kept low (= 0), will cause all of the Program Blocks (P0 – P4) to be reset to their default values.

# **9. Performance Specification**

# **9.1. Electrical Performance**

# **9.1.1. Absolute Maximum Ratings**

Exceeding these maximum ratings can result in damage to the device.





# **9.1.2. Operating Limits**

Correct operation of the device outside these limits is not implied.



**Notes:** 11 Nominal XTAL/CLK frequency is 3.6864MHz.

12 The  $V_{DEC}$  supply is automatically created from  $DV_{DD}$  by the on-chip voltage regulator.

© 2010 CML Microsystems Plc 64 D/148/6

### **9.1.3. Operating Characteristics**

For the following conditions unless otherwise specified:

External components as recommended in [Figure 2.](#page-8-0) Maximum load on digital outputs = 30pF. Xtal Frequency =  $3.6864$ MHz  $±0.01%$  (100ppm); Tamb =  $-40^{\circ}$ C to  $+85^{\circ}$ C.  $AV_{DD} = DV_{DD} = 3.0V$  to 3.6V Reference Signal Level =  $308$ mV rms at 1kHz with AV<sub>DD</sub> =  $3.3V$ . Signal levels track with supply voltage, so scale accordingly. Signal to Noise Ratio (SNR) in bit rate bandwidth. Input stage gain = 0dB. Output stage gain = 0dB.



**Notes:** 21 Tamb = 25°C. Not including any current drawn from the device pins by external circuitry.

22 Auxiliary circuits, audio Scrambler, Compandor and Pre/De-emphasis disabled, but all other digital circuits (including the Main Clock PLL) enabled. A single analogue path is enabled through the device.



**Notes:** 25 Characteristics when driving the XTAL/CLK pin with an external clock source. 26 Applies when utilising V<sub>BIAS</sub> to provide a reference voltage to other parts of the system. When using V<sub>BIAS</sub> as a reference, V<sub>BIAS</sub> must be buffered. V<sub>BIAS</sub> must always be decoupled with a capacitor as shown in [Figure 2](#page-8-0).



**Notes:** 31 Timing for an external input to the XTAL/CLK pin.

34 With no external components connected.<br>35 Centred about  $AV<sub>DD</sub>/2$ ; after multiplying

Centred about  $AV<sub>DD</sub>/2$ ; after multiplying by the gain of input circuit (with external components connected).

- 36 Gain applied to signal at output of buffer amplifier: DISCFB, SIGFB OR MICFB<br>37 Design value for this block only in test mode. Overall gain input to output ha
- Design value for this block only in test mode. Overall gain input to output has a tolerance of 0dB ±1.0dB.



**Notes:** 41 Power-up refers to issuing a C-BUS command to turn on an output. These limits apply only if  $V_{BIAS}$  is on and stable. At power supply switch-on, the default state is for all blocks, except the XTAL and C-BUS interface, to be placed in powersave mode.

42 Small signal impedance, at  $AV_{DD} = 3.3V$  and Tamb =  $25^{\circ}$ C.

43 With respect to the signal at the feedback pin of the selected input port.

44 Centred about AV<sub>DD</sub>/2; with respect to the output driving a 20kΩ load to AV<sub>DD</sub>/2.



Notes: 51 Denotes output impedance of the driver of the auxiliary input signal, to ensure

< 1 bit additional error under nominal conditions.

52 With an auxiliary clock frequency of 3.6864MHz.

53 Guaranteed monotonic with no missing codes.

54 Level centred about  $AV<sub>DD</sub>/2$ .

### **9.1.4. Parametric Performance**

For the following conditions unless otherwise specified:

External components as recommended in [Figure 2.](#page-8-0) Maximum load on digital outputs = 30pF. Xtal Frequency =  $6.144$ MHz  $±0.01%$  (100ppm) ); Tamb =  $-40^{\circ}$ C to  $+85^{\circ}$ C.  $AV_{DD} = DV_{DD} = 3.0V$  to 3.6V. Reference Signal Level =  $308$ mVrms at 1kHz with AV<sub>DD</sub> =  $3.3V$ . Signal levels track with supply voltage, so scale accordingly. Signal to Noise Ratio (SNR) in bit rate bandwidth. Input stage gain = 0dB, Output stage gain = 0dB.



### **Notes:**

 $74$  AV<sub>DD</sub> = 3.3V, for a "101010101 ... 01" pattern measured at the input amplifier feedback pin. Signal level scales with  $AV<sub>DD</sub>$ .

PMR Audio and Data Processor CMX148



**Notes:** 84  $AV_{DD} = 3.3V$ .

85 Measured in single tone mode, P1.0 set to \$DAA0.





© 2010 CML Microsystems Plc 72 D/148/6
## **9.2. C-BUS Timing**



## **Figure 25 C-BUS Timing**



- **Notes:** 1. Depending on the command, 1 or 2 bytes of CDATA are transmitted to the peripheral MSB (Bit 7) first, LSB (Bit 0) last. RDATA is read from the peripheral MSB (Bit 7) first, LSB (Bit 0) last.
	- 2. Data is clocked into the peripheral on the rising SCLK edge.
	- 3. Commands are acted upon at the end of each command (rising edge of CSN).
	- 4. To allow for differing µC serial interface formats C-BUS compatible ICs are able to work with SCLK pulses starting and ending at either polarity.
	- 5. Maximum 30pF load on IRQN pin and each C-BUS interface line.

© 2010 CML Microsystems Plc 73 D/148/6

These timings are for the latest version of C-BUS and allow faster transfers than the original C-BUS timing specification. The CMX148 can be used in conjunction with devices that comply with the slower timings, subject to system throughput constraints.



Depending on the method of lead termination at the edge of the package, pull back (L1) may be present.

L minus L1 to be equal to, or greater than 0.3mm

The underside of the package has an exposed metal pad which should ideally be soldered to the pcb to enhance the thermal conductivity and mechanical strength of the package fixing. Where advised, an electrical connection to this metal pad may also be required

**Figure 26 Mechanical Outline of 48-pin VQFN (Q3)** 

*Order as part no. CMX148Q3* 

**9.3. Packaging** 



**Figure 27 Mechanical Outline of 48-pin LQFP (L4)** *Order as part no. CMX148L4*

As package dimensions may change after publication of this datasheet, it is recommended that you check for the latest Packaging Information from the Datasheet page of the CML website: [www.cmlmicro.com].

Handling precautions: This product includes input protection, however, precautions should be taken to prevent device damage from electro-static discharge. CML does not assume any responsibility for the use of any circuitry described. No IPR or circuit patent licences are implied. CML reserves the right at any time without notice to change the said circuitry and this product specification. CML has a policy of testing every product shipped using calibrated test equipment to ensure compliance with this product specification. Specific testing of all circuit parameters is not necessarily performed.

